尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引MC100LVEL40

    MC100LVEL40

    购买收藏
     Phase - Frequency Detector, Differential, ECL, 3.3 V / 5.0 V

    制造商:ON

    产品信息

    The MC100LVEL40 is a three state phase frequency-detector intended for phase-locked loop applications which require a minimum amount of phase and frequency difference at lock. Advanced design significantly reduces the dead zone of the detector. For proper operation, the input edge rate of the R and V inputs should be less than 5 ns. The device is designed to work with a 3.3 V power supply.
    When the reference (R) and the feedback (FB) inputs are unequal in frequency and/or phase the differential up (U) and down (D) outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decouple V
    and V
    via a 0.01 5F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    For application information, see AND8040/D, "Phase Lock Loop Operation."
    The 100 Series Contains Temperature Compensation
    • 250MHz Typical Bandwidth
    • ESD Protection: >2 KV HBM
    • PECL Mode Operating Range: V
    • = 3.0 V to 5.5 V
    • with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V
    • with V
    • = -3.0 V to -5.5 V
    • Internal Input Pulldown Resistors
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Flammability Rating: UL-94 code V-0 @ 1/8",
    • Oxygen Index 28 to 34
    • Transistor Count = 356 devices
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC100LVEL40DWGONMC100LVEL40 是一款三态相位频率检测器,用于在锁定时需要最低相位和频率差异的锁相环应用。先进设计明显减少了该检测器的死区。为了实现正确运行,R 和 V 输入的输入边速率应小于 5 ns。该器件设计使用 3.3 V 电源。当参考 (R) 和反馈 (FB) 输入的频率和/或相位不同时,差分 UP (U) 和 DOWN (D) 输出将提供脉冲流,如果减去和集成这些脉冲流则会提供用于控制 VCO 的误差电压。仅为此器件提供 VBB 引脚,即内部产生的供应电压。对于单端输入的情况,将未使用的差分输入联接至 VBB,作为开关参考电压。VBB 还可将 AC 耦合输入重偏置。使用时,通过 0.01 5F 电容器对 VBB 和 VCC 进行去耦合,并将源电流或汲电流限制为 0.5 mA。不使用时,VBB 应保持开路。有关应用信息,请参见 AND8040/D“锁相环运行”。100 系列包含温度补偿。 立即购买
    MC100LVEL40DWR2GONIC DETECT PHASE-FREQ ECL 20-SOIC 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MC10EP446MC10EP11MCP3201MOC3021M
    MCP1790MD1712MC100EP105MCP9904
    MCP14A0154MIC24045MC33071MBR0540
    MC74VHCT157AMCP1320MIC2198MIC4607
    msp430MC74HC4067AMCP47FEB11MCP1406
    Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照