尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引MC100LVEL34

    MC100LVEL34

    购买收藏
     3.3 V ECL ÷·2, ÷·4, ÷·8 Divider

    制造商:ON

    产品信息

    The MC100LVEL34 is a low skew 2, 4, 8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single−ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.
    The common enable (EN bar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse
    could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.
    Upon start−up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internaldividers, as well as multiple LVEL34s in a system.
    • 50 ps Typical Output-to-Output Skew
    • Synchronous Enable/Disable
    • Master Reset for Synchronization
    • 1.5 GHz Toggle Frequency
    • The 100 Series Contains Temperature Compensation.
    • PECL Mode Operating Range: V
    • = 3.0 V to 3.8 V with V
    • = 0V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -3.0 V to -3.8 V
    • Open Input Default State
    • LVDS Input Compatible
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC100LVEL34DTGON 立即购买
    MC100LVEL34DGONIC CLOCK GEN ECL 2/4/8 16SOIC 立即购买
    MC100LVEL34DR2GONMC100LVEL34 是一款低歪曲率 2、4、8 分频时钟生成芯片,明确适用于低歪曲率时钟生成应用。内部分频器互相同步,因此公共输出边全部精确对齐。仅为此器件提供 VBB 引脚,即内部产生的供应电压。对于单端输入情况,未使用的差分输入将作为开关参考电压联接 VBB。VBB 还可将 AC 耦合输入重偏置。使用时,通过 0.01 F 电容器对 VBB 和 VCC 进行去耦合,并将源或汲电流限制为 0.5 mA。不使用时,VBB 应保持开路。公共启用 (ENbar) 是同步的,因此内部分频器仅在内部时钟已在低电平状态时启用/禁用。这样会避免当设备启用/禁用时在内部时钟上产生短时钟脉冲,这种情况可能发生在异步控制中。内部矮脉冲可能导致内部分频器级之间的同步丢失。内部启用触发器在输入时钟的下降边进行计时,因此,所有相关规格限制都参考到时钟输入的负边。启动时,内部触发器将达到随机状态;主时钟重置 (MR) 输入实现内部分频器之间以及系统中多个 LVEL34 的同步。 立即购买
    MC100LVEL34DTR2GONMC100LVEL34 是一款低歪曲率 2、4、8 分频时钟生成芯片,明确适用于低歪曲率时钟生成应用。内部分频器互相同步,因此公共输出边全部精确对齐。仅为此器件提供 VBB 引脚,即内部产生的供应电压。对于单端输入情况,未使用的差分输入将作为开关参考电压联接 VBB。VBB 还可将 AC 耦合输入重偏置。使用时,通过 0.01 F 电容器对 VBB 和 VCC 进行去耦合,并将源或汲电流限制为 0.5 mA。不使用时,VBB 应保持开路。公共启用 (ENbar) 是同步的,因此内部分频器仅在内部时钟已在低电平状态时启用/禁用。这样会避免当设备启用/禁用时在内部时钟上产生短时钟脉冲,这种情况可能发生在异步控制中。内部矮脉冲可能导致内部分频器级之间的同步丢失。内部启用触发器在输入时钟的下降边进行计时,因此,所有相关规格限制都参考到时钟输入的负边。启动时,内部触发器将达到随机状态;主时钟重置 (MR) 输入实现内部分频器之间以及系统中多个 LVEL34 的同步。 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MCP6564MJ15001MC10EP195MCH4020
    MC74VHC1G14MC10EL31MC74HCT4051AMC33078
    MC100EL32MIC2164MC10E158MMBFJ310L
    MM74HC245AMMBT3904LT1GMJH6287MC33166
    MCP47FVB22MSP430F6638MAQ4124MC100LVEL37
    Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照