联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服

  • 1
  • 2
  • 3
  • 4

购物车0

元器件商品0

国内交货0香港交货0
型号 品牌 单价 数量 小计 操作
华秋自营
合作库存 ( 订单含第三方合作库存商品,下单前请与客户经理确认价格和交期 )
海外代购 ( 订单含海外代购商品,下单前请与客户经理确认价格和交期 )
  • 已选中0个商品 总价(不含运费): ¥0
    商品原价:¥0 活动优惠:-¥0.00
  • 去结算
型号 品牌 单价 数量 小计 操作
  • 已选0个型号
  • 合计(不含运费):$ 0
  • 去结算
购物车中还没有商品,赶紧选购吧
首页产品索引MC10EP195

MC10EP195

购买收藏
 3.3 V ECL Programmable Delay Chip

制造商:ON

中文数据手册

产品信息

NECL/PECL input transition.
The delay section consists of a programmable matrix of gates and multiplexers as shown in the data sheet logic diagram. The delay increment of the EP195 has a digitally selectable resolution of about 10 ps and a range of up to 10.2 ns. The required delay is selected by the 10 data select inputs D(0:9) which are latched on chip by a high signal on the latch enable (LEN) control. The MC10/100EP195 is a programmable delay chip (PDC) designed primarily for clock deskewing and timing adjustment. It provides variable delay of a differential The approximate delay values for varying tap numbers correlating to D0 (LSB) through D9 (MSB) are shown in the data sheet.
Because the EP195 is designed using a chain of multiplexers it has a fixed minimum delay of 2.2 ns. An additional pin D10 is provided for cascading multiple PDCs for increased programmable range. The cascade logic allows full control of multiple PDCs.
Select input pins D0-D10 may be threshold controlled by combinations of interconnects between V
(pin 7) and V
(pin 8) for CMOS, ECL, or TTL level signals. For CMOS input levels, leave V
and V
open. For ECL operation, short V
and V
(pins 7 and 8). For TTL level operation, connect a 1.5 V supply reference to V
and leave open V
pin. The 1.5 V reference voltage to V
pin can be accomplished by placing a 1.5k Ohm or 500 Ohm resistor between V
and V
for 3.3 V or 5.0 V power supplies, respectively.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01 uF capacitor and limit current sourcing o
  • Maximum Frequency > 1.2 Ghz Typical
  • Programmable Range: 2.2 ns to 12.2 ns
  • 10 ps Increments
  • PECL Mode Operating Range: V
  • = 3.0 V with V
  • = 0 V
  • NECL Mode Operating Range: V
  • = 0 V with V
  • = -3.0 V
  • Open Input Default State
  • Safety Clamp on Inputs
  • A Logic High on the ENbar Pin Will Force Q to Logic Low
  • D[0:10] Can Accept Either ECL, CMOS, or TTL Inputs.
  • V
  • Output Reference Voltage
  • Pb-Free Packages are Available

电路图、引脚图和封装图

在线购买

型号制造商描述购买
MC10EP195MNR4GONIC DELAY LINE 1024TAP PROG 32QFN 立即购买
MC10EP195FAGONIC DELAY LN 1024TAP PROG 32LQFP 立即购买

技术资料

标题类型大小(KB)下载
AC Characteristics of ECL DevicesPDF896 点击下载
ECL Clock Distribution TechniquesPDF54 点击下载
Interfacing Between LVDS and ECLPDF121 点击下载
Designing with PECL (ECL at +5.0 V)PDF102 点击下载
The ECL Translator GuidePDF142 点击下载
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

应用案例更多案例

系列产品索引查看所有产品

MCP6S21MIC4609MC10EP195MC74HCT4852A
MJF122MCP6V31MIC2791MC14028B
MSP430F6638MC100EL11MC14042BMIC4043
MCH3007MCP9510MIC4605MIC2299
MCP2030AMCP2025MC12080MCP3905A
Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照
客服
联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服:立即咨询
工作时间

周一至周五(9:00-12:00 13:30-18:30)节假日除外

投诉电话:19925199461

购物车
购物车
询价
询价
足迹
最近浏览记录
没有记录
微商城

微信公众平台

搜索:hqchip001

型号搜索订单查询

投诉
我要投诉