联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服

  • 1
  • 2
  • 3
  • 4

购物车0

元器件商品0

国内交货0香港交货0
型号 品牌 单价 数量 小计 操作
华秋自营
合作库存 ( 订单含第三方合作库存商品,下单前请与客户经理确认价格和交期 )
海外代购 ( 订单含海外代购商品,下单前请与客户经理确认价格和交期 )
  • 已选中0个商品 总价(不含运费): ¥0
    商品原价:¥0 活动优惠:-¥0.00
  • 去结算
型号 品牌 单价 数量 小计 操作
  • 已选0个型号
  • 合计(不含运费):$ 0
  • 去结算
购物车中还没有商品,赶紧选购吧
首页产品索引MC100LVE111

MC100LVE111

购买收藏
9 Differential Clock Driver

制造商:ON

产品信息

The MC100LVE111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. The MC100LVE111's function and performance are similar to the popular MC100E111, with the added feature of low voltage operation. It accepts one signal input, which can be either differential or single-ended if the V
output is used. The signal is fanned out to 9 identical differential outputs.
The LVE111 is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within a device, and empirical modeling is used to determine process control limits that ensure consistent tpd distributions from lot to lot. The net result is a dependable, guaranteed low skew device.
To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50 W, even if only one side is being used. In most applications, all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used, it is necessary to terminate at least the output pairs on the same package side as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10-20 ps) of the output(s) being used which, while not being catastrophic to most designs, will mean a loss of skew margin.
The MC100LVE111, as with most other ECL devices, can be operated from a positive V
supply in PECL mode. This allows the LVE111 to be used for high performance clock distribution in +3.3 V systems. Designers can take advantage of the LVE111's performance to distribute low skew clocks across the backplane or the board. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies. For systems incorporating GTL, parallel termination offers the lowest powe
  • 200ps Part-to-Part Skew.
  • 50ps Output-to-Output Skew
  • ESD Protection: >2 KV HBM, >200 V MM
  • The 100 Series Contains Temperature Compensation
  • PECL Mode Operating Range: VCC= 3.0 V to 3.8 V with VEE = 0 V
  • NECL Mode Operating Range: VCC= 0 V with VEE= -3.0 V to -3.8 V
  • Internal Input Pulldown Resistors
  • Q Output will Default LOW with Inputs Open or at VEE
  • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
  • Moisture Sensitivity Level 1 For Additional Information, see Application Note AND8003/D
  • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
  • Transistor Count = 250 devices
  • Pb-Free Packages are Available

电路图、引脚图和封装图

在线购买

型号制造商描述购买
MC100LVE111FNR2GONIC CLK BUFFER 1:9 1.5GHZ 28PLCC 立即购买
MC100LVE111FNGONMC100LVE111 是一款低歪曲率 1:9 双路差分驱动器,在设计时考虑到时钟分发。MC100LVE111 的功能和性能与受欢迎的 MC100E111 类似,增加了低压运行特性。它接受一个信号输入,如果使用 VBB 输出,可以为差分或单端。信号被扇出为 9 个相同的差分输出。LVE111 以低歪曲率为主要目标进行专门设计、建模和生产。优化的设计和布局有助于最大程度减小器件内的门极-门极歪曲率,使用经验建模来确定过程控制限值,确保批次之间一致的 tpd 分发。因此产生了可靠的保证低歪曲率器件。为了确保符合严格的歪曲率规格要求,差分输出的两侧均同样端接到 50W,即使只使用一侧也是如此。在大多数应用中,将使用所有九个差分对,因此进行端接。如果无需使用九对,则需要在与要使用对相同的封装侧至少端接输出对,这样才能保持最小歪曲率。如果不这样将导致所使用输出传播延迟的小型降级(以 10-20 ps 为阶度),虽然这种情况对于大多数设计来说不是大问题,但也意味着歪曲率裕度的丢失。MC100LVE111 与大多数其他 ECL 器件相同,可以 PECL 模式,基于正向 VCC 电源运行。因此,在 +3.3 V 系统中使用 LVE111 可实现高性能的时钟分发。设计人员可以利用 LVE111 的性能在背面电极或板上分发低歪曲率时钟。在 PECL 环境串联或戴维南线路中,通常使用端接,因为它们无需额外的电源。对于结合了 GTL 的系统,并行端接提供了最低功耗 立即购买

技术资料

标题类型大小(KB)下载
AC Characteristics of ECL DevicesPDF896 点击下载
ECL Clock Distribution TechniquesPDF54 点击下载
Interfacing Between LVDS and ECLPDF121 点击下载
Designing with PECL (ECL at +5.0 V)PDF102 点击下载
The ECL Translator GuidePDF142 点击下载
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

应用案例更多案例

系列产品索引查看所有产品

MC14007UBMC74HC153AMJD112MCP1318M
MBR0520LT1GMIC2130MC100EP195MC33272A
MC74HC259AMC10E457MMBTA14LMCP48FVB21
MC14516BMM74HC273MIC3808MJD6039
MPU-6050MIC708MCP795W11MCP1525
Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照
客服
联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服:立即咨询
工作时间

周一至周五(9:00-12:00 13:30-18:30)节假日除外

投诉电话:19925199461

购物车
购物车
询价
询价
足迹
最近浏览记录
没有记录
微商城

微信公众平台

搜索:hqchip001

型号搜索订单查询

投诉
我要投诉