联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服

  • 1
  • 2
  • 3
  • 4

购物车0

元器件商品0

国内交货0香港交货0
型号 品牌 单价 数量 小计 操作
华秋自营
合作库存 ( 订单含第三方合作库存商品,下单前请与客户经理确认价格和交期 )
海外代购 ( 订单含海外代购商品,下单前请与客户经理确认价格和交期 )
  • 已选中0个商品 总价(不含运费): ¥0
    商品原价:¥0 活动优惠:-¥0.00
  • 去结算
型号 品牌 单价 数量 小计 操作
  • 已选0个型号
  • 合计(不含运费):$ 0
  • 去结算
购物车中还没有商品,赶紧选购吧
首页产品索引MC100EL39

MC100EL39

购买收藏
 5.0 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

制造商:ON

中文数据手册

产品信息

The MC100EL39 is a low skew divide by 2/4, divide by 4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differentia input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
should be left open.
The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple EL39s, the master reset (MR) input
must be asserted to ensure synchronization. For systems which only use one EL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the divide by 2/4 and the divide by 4/6 outputs of a single
device.
  • 50 ps Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • ESD Protection: > 2 KV HBM, > 100 V MM
  • The 100 Series Contains Temperature Compensation
  • PECL Mode Operating Range: V
  • = 4.2 V to 5.7 V with V
  • = 0 V
  • NECL Mode Operating Range: V
  • = 0 V with V
  • = -4.2 V to -5.7 V
  • Internal Input Pulldown Resistors on ENbar, MR, CLK(s), and DIVSEL(s)
  • Q Output will Default LOW with Inputs Open or at V
  • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
  • Flammability Rating: UL-94 code V-0 @ 1/8", Oxygen Index 28 to 34
  • Transistor Count = 419 devices
  • Pb-Free Packages are Available

电路图、引脚图和封装图

在线购买

型号制造商描述购买
MC100EL39DWR2GON 立即购买

技术资料

标题类型大小(KB)下载
AC Characteristics of ECL DevicesPDF896 点击下载
ECL Clock Distribution TechniquesPDF54 点击下载
Interfacing Between LVDS and ECLPDF121 点击下载
Designing with PECL (ECL at +5.0 V)PDF102 点击下载
The ECL Translator GuidePDF142 点击下载
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

应用案例更多案例

系列产品索引查看所有产品

MJD253MC74HC4094AMSC1211Y4MIS2DH
MC74AC157MOC207MMCP6N11MM7150
MIC3287MCP39F511MC100LVELT20MP33AB01
MC10E116MC74LCX16374MJE800MCP73831
MC74AC646MC74AC161MJE5742MAT14
Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照
客服
联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服:立即咨询
工作时间

周一至周五(9:00-12:00 13:30-18:30)节假日除外

投诉电话:19925199461

购物车
购物车
询价
询价
足迹
最近浏览记录
没有记录
微商城

微信公众平台

搜索:hqchip001

型号搜索订单查询

投诉
我要投诉