尊敬的客户:为给您持续提供一对一优质服务,即日起,元器件订单实付商品金额<300元时,该笔订单按2元/SKU加收服务费,感谢您的关注与支持!
    首页产品索引MC100E111

    MC100E111

    购买收藏
    9 Differential Clock/Data Fanout Buffer

    制造商:ON

    中文数据手册

    产品信息

    The MC10E/100E111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. It accepts one signal input, which can be either differential or else single-ended if theV
    output is used. The signal is fanned out to 9 identical differential outputs. An enable input is also provided. A HIGH disables the device by forcing all Q outputs LOW and all Qbar outputs HIGH.
    The device is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within-device, and empirical modeling is used to determine process control limits that ensure consistent tpd distributions from lot to lot. The net result is a dependable, guaranteed low skew device.
    To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50 , even if only one side is being used. In most applications, all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used, it is necessary to terminate at least the output pairs on the same package side (i.e. sharing the same V
    ) as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10-20 ps) of the output(s) being used which, while not being catastrophic to most designs, will mean a loss of skew margin.
    The V
    pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
    as a switching reference voltage. V
    may also rebias AC coupled inputs. When used, decoupleV
    and V
    via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
    should be left open.
    The 100 Series contains temperature
    • Guaranteed Skew Spec
    • Differential Design
    • V
    • Output
    • PECL Mode Operating Range: V
    • = 4.2 V to 5.7 V
    • with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V
    • with V
    • = -4.2 V to -5.7 V
    • Internal Input Pulldown Resistors
    • ESD Protection: > 3 KV HBM
    • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
    • Moisture Sensitivity Level 1 (For Additional Information, see Application Note AND8003/D)
    • Flammability Rating: UL-94 code V-0 @ 1/8 inch, Oxygen Index 28 to 34
    • Transistor Count = 178 devices
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC100E111FNR2GONMC10E/100E111 是一款低歪曲率 1:9 双路差分驱动器,在设计时考虑到时钟分配。它接受一个信号输入,可以为差分或单端(如果使用 VBB 输出)。 信号被分配为 9 个相同的差分输出。还提供启用输入。高电平会将所有 Q 输出强制置于低电平,所有 Qbar 输出置于高电平,从而禁用该器件。该器件以低歪曲率为主要目标进行专门设计、建模和生产。优化的设计和布局有助于最大程度减小器件内的门极-门极歪曲率,使用经验建模来确定过程控制限值,确保批次之间一致的 tpd 分发。因此产生了可靠的保证低歪曲率器件。为了确保符合严格的歪曲率规格要求,差分输出的两侧均同样端接到 50Ω,即使只使用一侧也是如此。在大多数应用中,将使用所有九个差分对,因此进行端接。如果无需使用九对,则需要在与要使用对相同的封装侧(即共享相同的 VCCO)至少端接输出对,这样才能保持最小歪曲率。如果不这样将导致所使用输出传播延迟的小型降级(以 10-20 ps 为阶度),虽然这种情况对于大多数设计来说不是大问题,但也意味着歪曲率裕度的丢失。仅为此器件提供 VBB 引脚,即内部产生的供应电压。对于单端输入的情况,将未使用的差分输入联接至 VBB,作为开关参考电压。VBB 还可将 AC 耦合输入重偏置。使用时,通过 0.01 F 电容器对 VBB 和 VCC 进行去耦合, 并将源或汲电流限制为 0.5 mA。不使用时,VBB 应保持开路。100 系列包含了温度补偿。 立即购买
    MC100E111FNGONMC10E/100E111 是一款低歪曲率 1:9 双路差分驱动器,在设计时考虑到时钟分配。它接受一个信号输入,可以为差分或单端(如果使用 VBB 输出)。 信号被分配为 9 个相同的差分输出。还提供启用输入。高电平会将所有 Q 输出强制置于低电平,所有 Qbar 输出置于高电平,从而禁用该器件。该器件以低歪曲率为主要目标进行专门设计、建模和生产。优化的设计和布局有助于最大程度减小器件内的门极-门极歪曲率,使用经验建模来确定过程控制限值,确保批次之间一致的 tpd 分发。因此产生了可靠的保证低歪曲率器件。为了确保符合严格的歪曲率规格要求,差分输出的两侧均同样端接到 50Ω,即使只使用一侧也是如此。在大多数应用中,将使用所有九个差分对,因此进行端接。如果无需使用九对,则需要在与要使用对相同的封装侧(即共享相同的 VCCO)至少端接输出对,这样才能保持最小歪曲率。如果不这样将导致所使用输出传播延迟的小型降级(以 10-20 ps 为阶度),虽然这种情况对于大多数设计来说不是大问题,但也意味着歪曲率裕度的丢失。仅为此器件提供 VBB 引脚,即内部产生的供应电压。对于单端输入的情况,将未使用的差分输入联接至 VBB,作为开关参考电压。VBB 还可将 AC 耦合输入重偏置。使用时,通过 0.01 F 电容器对 VBB 和 VCC 进行去耦合, 并将源或汲电流限制为 0.5 mA。不使用时,VBB 应保持开路。100 系列包含了温度补偿。 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MC74VHC574MC74HCT4852AMC33025MCP1256
    MIC2150MCP41HV31MIC2843MC14555B
    MIC2155MC74LCX16245MCP9803MC100EP16F
    MC10EL07MIC38C42MCP19035MCP3901
    MP34DT01MJE702MMBFJ309LMOCD217M
    Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照