LMK04805
具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器
制造商:TI
产品信息
描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum™ PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)
电路图、引脚图和封装图
在线购买
技术资料
LMK03000系列精密时钟调理器的性能及作用分析LMK03000系列精密时钟调理器结合了抖动清除/修复,乘法和分配参考时钟的功能。这些器件集成了压控振荡器(VCO),高性能整数N锁相环(PLL),部分集成环路滤波器以及多达8个输出,采用各种LVDS和LVPECL组合。
2020-10-26
2025-09-18
2025-09-18
2025-09-18
2025-09-18
LMK04000 精密时钟调节器技术手册LMK04000系列精密时钟调理器提供低噪声抖动清除、时钟倍增和分配,无需高性能压控晶体振荡器 (VCXO) 模块。LMK04000 系列采用级联 PLLatinum 架构,结合外部晶体和变容二极管,提供低于 200 飞秒 (fs) 的均方根 (RMS) 抖动性能。
2025-09-18
2025-09-18
LMK04805 低噪声时钟抖动清除器技术手册LMK0480x 系列是业界性能最高的时钟调节器,具有卓越的 时钟抖动清理、生成和分配,具有满足下一代需求的高级功能 系统要求。双回路PLLatinum 该架构能够使用低噪声VCXO模块实现111
2025-09-16