联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服

  • 1
  • 2
  • 3
  • 4
  • 5
  • 6

购物车0

元器件商品0

国内交货0香港交货0
型号 品牌 单价 数量 小计 操作
华秋自营
合作库存 ( 订单含第三方合作库存商品,下单前请与客户经理确认价格和交期 )
海外代购 ( 订单含海外代购商品,下单前请与客户经理确认价格和交期 )
  • 已选中0个商品 总价(不含运费): ¥0
    商品原价:¥0 活动优惠:-¥0.00
  • 去结算
型号 品牌 单价 数量 小计 操作
  • 已选0个型号
  • 合计(不含运费):$ 0
  • 去结算
购物车中还没有商品,赶紧选购吧
首页产品索引LMK04805

LMK04805

购买收藏
具有双级联 PLL 和集成 2.2 GHz VCO 的低噪声时钟抖动消除器

制造商:TI

产品信息

描述 The LMK0480x family is the industry’s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum™ PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

电路图、引脚图和封装图

在线购买

型号制造商描述购买
LMK04805BISQX/NOPBTILMK04805 具有双级联 PLL 和集成式 2.2GHz VCO 的低噪声时钟抖动消除器 立即购买
LMK04805BISQ/NOPBTILMK04805 具有双级联 PLL 和集成式 2.2GHz VCO 的低噪声时钟抖动消除器 立即购买
LMK04805BISQE/NOPBTILMK04805 具有双级联 PLL 和集成式 2.2GHz VCO 的低噪声时钟抖动消除器 立即购买

技术资料

标题类型大小(KB)下载
App Note 1939 Crystal Based Oscillator Design with LMK04000 FamilyPDF781 点击下载
Using the LMK0480x/LMK04906 for Hitless Switching and HoldoverPDF3072 点击下载

应用案例更多案例

系列产品索引查看所有产品

LV8019VLB8649WLV8112VBLAN9420
LM431BLB11620TLE2416RDXALMC6482QML
LC786821ELM78M05LMH6609-MILLB11946
LV5232VHLC89075WAL6563LC87F5JC8A
LM101A-NLMV932LA6585FALC823433TA
Copyright ©2012-2025 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照
客服
联系客服

元器件业务:

0731-85350837

0731-85351037

PCB/SMT/PCBA业务:

0755-83688678

在线客服:立即咨询
工作时间

周一至周五(9:00-12:00 13:30-18:30)节假日除外

投诉电话:19925199461

购物车
购物车
询价
询价
足迹
最近浏览记录
没有记录
微商城

微信公众平台

搜索:hqchip001

型号搜索订单查询

投诉
我要投诉