首页产品索引MC100EP140

    MC100EP140

    购买收藏
     Phase-Frequency Detector, 3.3 V, ECL

    制造商:ON

    中文数据手册

    产品信息

    The MC100EP140 is a three state phase frequency-detector intended for phase-locked loop applications which require a minimum amount of phase and frequency difference at lock. Since the part is designed with fully differential gates, the noise is reduced throughout the circuit, especially at high speeds. The basic operation of a Phase/Frequency Detector (PFD) is to "compare" an incoming signal (feedback) to a set reference signal. When the Reference (R) and Feedback (FB) inputs are unequal in frequency and/or phase, the differential UP (U) and DOWN (D) outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO.
    The device is packaged in a small outline, surface mount 8-lead SOIC package. The output of the EP140 is 400 mV, which allows faster switching time and greater bandwidth. This device can also be used in +3.3 V systems. For proper operation, the input edge rate of the R and FB inputs should be less than 5 ns.
    More information on Phase Lock Loop operation and application can be found in AND8040.
    • 500 ps Typical Propagation Delay
    • Maximum Frequency > 2.1 Ghz Typical
    • Fully Differential Internally
    • Advanced High Band Output Swing of 400 mV
    • Transfer Gain: 1.0 mV/Degree at 1.4 GHz, 1.2 mV/Degree at 1.0 GHz
    • Rise and Fall Time: 100 ps Typical
    • The 100 Series Contains Temperature Compensation
    • PECL Mode Operating Range: V
    • = 3.0 V to 3.6 V with V
    • = 0 V
    • NECL Mode Operating Range: V
    • = 0 V with V
    • = -3.0 V to -3.6 V
    • Open Input Default State
    • Pb-Free Packages are Available

    电路图、引脚图和封装图

    在线购买

    型号制造商描述购买
    MC100EP140DR2GONIC DETECT PHASE-FREQ ECL 8-SOIC 立即购买
    MC100EP140DGONIC DETECT PHASE-FREQ ECL 8-SOIC 立即购买

    技术资料

    标题类型大小(KB)下载
    AC Characteristics of ECL DevicesPDF896 点击下载
    ECL Clock Distribution TechniquesPDF54 点击下载
    Interfacing Between LVDS and ECLPDF121 点击下载
    Designing with PECL (ECL at +5.0 V)PDF102 点击下载
    The ECL Translator GuidePDF142 点击下载
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 点击下载
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 点击下载
    Storage and Handling of Drypack Surface Mount DevicePDF49 点击下载

    应用案例更多案例

    系列产品索引查看所有产品

    MIC4811MC10H600MC14043BMC10LVEP16
    MMBTA14MC74VHCT245AMC100EP16FMC74HC245A
    MPU-6050MIC5801MIC5015MSP430G2253
    MCP87018MJD253MIC38C43MMBTA63
    MC74VHC1G07MCP73113MCP48FEB11MC74AC253
    Copyright ©2012-2024 hqchip.com.All Rights Reserved 粤ICP备14022951号工商网监认证 工商网监 营业执照