#### Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo # AN-4163 — Shielded Gate PowerTrench® MOSFET Datasheet Explanation ### Introduction A MOSFET datasheet contains important technical information for power system designers to choose proper MOSFETs for specific applications. This application note explains the electrical parameters and graphs specified in datasheets PowerTrench® MOSFETs. The shielded gate PowerTrench is Fairchild's advanced trench MOSFET design technology that supports MOSFETs rated up to 300 V. In this application note, the 100 V N-channel FDMS86101A datasheet is used for explanation. ### Drain-to-Source Breakdown Voltage, BV<sub>DSS</sub> The breakdown voltage between the drain and the source terminal, $BV_{DSS}$ , is measured at 250 $\mu A$ drain current, $I_D$ , with the gate shorted to the source, which turns off the MOSFET, as shown in Figure 1. Table 1 provides the minimum value of $BV_{DSS}$ at 25° C junction temperature, $T_J$ . The level of the $BV_{DSS}$ is proportional to the increase of $T_J$ positively. For example, the breakdown voltage temperature coefficient of FDMS86101A, $\frac{\Delta BV_{DSS}}{\Delta T_J}$ is 71 mV/°C typically. If $T_J$ of FDMS86101A reaches 100° C, the BV<sub>DSS</sub> increases by 5.325 V (75°C x 71 mV/°C). For more reliable operation, special caution should be taken to not exceed the BV<sub>DSS</sub>; especially at an inductive load condition. Figure 1. Drain-to-Source Breakdown Voltage Test Circuit Table 1. Drain-to-Source Breakdown Voltage Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Unit | |----------------------------------------|----------------------------------------------------|-------------------------------------------------------|------|------|-----------| | BV <sub>DSS</sub> | Drain-to-<br>Source<br>Breakdown<br>Voltage | $I_D = 250 \mu A,$<br>$V_{GS} = 0 V$ | 100 | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown<br>Voltage<br>Temperature<br>Coefficient | $I_D = 250 \mu A$ ,<br>Referenced to<br>$25^{\circ}C$ | | 71 | mV/°<br>C | ### 2. Gate-to-Source Voltage, V<sub>GS</sub> The sustainable voltage between the gate and the source terminal is limited to the maximum voltage, $V_{GS}$ . It has the positive and negative 20 V, shown in Table 2, and any gate drive voltage must be less than the maximum $V_{GS}$ . Designers should check the datasheet value for reliable operation since the $V_{GS}$ varies by MOSFET technology. Table 2. Gate to Source Voltage Parameters | Symbol | Parameter | Ratings | Unit | |----------|------------------------|---------|------| | $V_{GS}$ | Gate to Source Voltage | ±20 | V | # 3. Gate-to-Source Threshold Voltage, V<sub>GS(th)</sub> The gate-to-source threshold voltage, $V_{GS(th)}$ , is defined as a minimum gate electrode bias to conduct the 250 $\mu A$ drain current, $I_D$ . It has the negative temperature $\Delta V_{GS(th)}$ coefficient, $^{\Delta I_J}$ so it is decreased as the junction temperature, $T_J$ rises. For example, when $T_J$ of FDMS86101A becomes 100°C, $V_{GS(th)}$ is reduced by 0.675 V (75°C x -9 mV/°C). Minimum, typical, and maximum values are specified in Table 3. | Table 3. Gate-to-Source Threshold Voltage Param | eters | |-------------------------------------------------|-------| |-------------------------------------------------|-------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------|-------------------------------------------------------------|-------------------------------------|------|------|------|-------| | $V_{GS(th)}$ | Gate-to-Source Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D=250 \mu A$ | 2.0 | 3.1 | 4.0 | ٧ | | $\frac{\Delta V_{GS(th)}}{\Delta T_{J}}$ | Gate-to-Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 µA, Referenced to 25°C | | -9 | | mV/°C | ### 4. Static Drain-to-Source On Resistance, R<sub>DS(on)</sub> The static drain-to-source on-resistance, $R_{DS(on)}$ , is described at various gate voltages, $V_{GS}$ which are greater than the gate-to-source threshold voltage, $V_{GS(th)}$ , and different drain current levels in Table 4 because the $R_{DS(on)}$ value changes at a different amplitude of the $V_{GS}$ and the drain current, $I_{D}$ , at a junction temperature, $T_{J}$ . There are two graphs pertaining to the static on-resistance. Table 4. Static Drain-to-Source On Resistance Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------|----------------------------------------------------------------------|------|------|------|------| | | | $V_{GS} = 10 \text{ V}, I_D = 13 \text{ A}$ | | 6.3 | 8.0 | | | R <sub>DS(on)</sub> | Static Drain-to-Source On Resistance | $V_{GS} = 6 \text{ V}, I_D = 9.5 \text{ A}$ | | 8.0 | 13.5 | mΩ | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 13 A, T <sub>J</sub> =125°C | | 10.3 | 13.1 | | The normalized drain-to-source on resistance is a function of $I_D$ at a given $V_{GS}$ , as shown in Figure 2. $V_{GS}$ plays an important role in changing the on resistance value. When the $V_{GS}$ is decreased from 10 $V_{GS}$ to 5 $V_{GS}$ at 60 A of $I_D$ , the $R_{DS(on)}$ increases three times, which can be translated to 18.9 m $\Omega$ (3 times 6.3 m $\Omega$ ) and the maximum $I_D$ is saturated at around 60 A with 5 $V_{GS}$ due to the increased $R_{DS(on)}$ . Figure 3 shows the normalized drain-to-source on resistance according to $T_J$ . The $R_{DS(on)}$ has a positive temperature coefficient; so at the $125\,^{\circ}\mathrm{C}$ junction temperature, the static drain-to-source on resistance of FDMS86101A is increased by 1.63 times compared to the $25\,^{\circ}\mathrm{C}$ value. Therefore, in the case of parallel operation, the drain current can be well balanced among MOSFETs because increasing on resistance caused by increasing junction temperature prevents the drain current from flowing through only one or a few channels of MOSFETs and then parallel connected MOSFETs share the total drain current. Figure 2. Normalized On Resistance vs. Drain Current and Gate Voltage Figure 3. Normalized On Resistance vs. TJ By using two graphs showing normalized drain-to-source on resistance values, the $R_{DS(on)}$ graph of Figure 4 as the function of the $V_{GS}$ at both given $T_J$ and $I_D$ provides typical $R_{DS(on)}$ values. For example, if $I_D$ is 13 A and $V_{GS}$ is 5 V in 25°C junction temperature, the typical $R_{DS(on)}$ is 10 m $\Omega$ . Figure 4. On Resistance vs. Gate-to-Source Voltage # 5. Operating and Storage Junction Temperature Range, T<sub>J</sub> The operating and storage junction temperature, $T_J$ indicates the recommended temperature range in which a MOSFET operates reliably under specified electrical values. Most of standard MOSFETs have -55°C to +150°C temperature range like Table 5. Table 5. Operating and Storage Junction Temperature Parameters | Symbol | Parameter | Ratings | Unit | |--------|--------------------------------------------------|-------------|------| | TJ | Operating and Storage Junction Temperature Range | -55 to +150 | °C | ### 6. Power Dissipation, P<sub>D</sub> The power dissipation, $P_D$ , is the maximum allowable power limit of a device. The two $P_D$ parameters are dependent on specific temperature conditions: case temperature, $T_C$ , and ambient temperature, $T_A$ . These parameters are calculated with Equations (1) and (2), respectively: $$P_{D}(T_{C}) = \frac{T_{J} - T_{C}}{R_{AIC}} \tag{1}$$ $$P_D(T_A) = \frac{T_J - T_A}{R_{OJA}} \tag{2}$$ Thermal resistance is the ability to transfer heat from device to outside. Typically, two thermal resistances are provided in the datasheet, as shown in Table 6: junction-to-case thermal resistance, $R_{\Theta JC}$ , and junction-to-ambient thermal resistance, $R_{\Theta JA}$ . $R_{\Theta JA}$ is the sum of the junction-to-case resistance, $R_{\Theta JC}$ , and the case-to-ambient thermal resistance, $R_{\Theta CA}$ , where the case thermal reference is defined as the solder mounting surface of the device package. $R_{\Theta JC}$ is guaranteed by design, while $R_{\Theta JA}$ is determined by board conditions such as a PCB material, a mounted pad area, and layer number. Figure 5 shows the PCB information of the large 1-inch² and minimum pad sizes when the junction-to-ambient thermal resistance is measured. **Table 6. Thermal Resistance Parameters** | Symbol | Parameter | Ratings | Unit | |------------------|-----------------------------------------------------|---------|------| | R <sub>ΘJC</sub> | Thermal Resistance, Junction-to-Case | 1.2 | °C/W | | R <sub>ΘJA</sub> | Thermal Resistance, Junction-to-Ambient (Figure 5a) | 50 | °C/W | | | Thermal Resistance, Junction-to-Ambient (Figure 5b) | 125 | °C/W | Figure 5. Mounted PCB Information for Thermal Resistance With these thermal resistance values, the maximum $P_D$ a MOSFET can sustain is calculated. For example, the maximum $P_D$ of FDMS86101A mounted on the 1 inch² PCB pad can be calculated with $R_{\Theta JA}$ at 25°C ambient temperature from Table 6. $$P_D(T_A) = \frac{T_J - T_A}{R_{O,IA}} = \frac{150^{\circ}\text{C} \cdot 25^{\circ}\text{C}}{50^{\circ}\text{CW}} = 2.5W$$ Table 7 describes the maximum allowable $P_{\rm D}$ based on each condition. **Table 7. Power Dissipation Parameters** | Symbol | Parameter | Ratings | Unit | |----------------|-----------------------------------------------------|---------|------| | | Power Dissipation, T <sub>C</sub> =25°C | 104 | W | | P <sub>D</sub> | Power Dissipation, T <sub>A</sub> =25°C (Figure 5a) | 2.5 | W | ### 7. Continuous Drain Current, ID Two continuous drain currents are specified in the datasheet based on the case temperature, $T_C$ , and the ambient temperature, $T_A$ . They can be calculated with Equations (3) and (4), respectively. $$I_D(T_C) = \sqrt{\frac{T_J - T_C}{R_{DS(ON), T_{J(MAX)}} \cdot R_{OJC}}}$$ (3) $$I_D(T_A) = \sqrt{\frac{T_J - T_A}{R_{DS(ON), T_{J(MAX)}} \cdot R_{OJA}}}$$ (4) The $I_D$ of FDMS86101A at $T_C$ =25°C can be computed with $R\Theta_{JC}$ and $R_{DS(on)}$ at the maximum $T_J$ of 150°C. As the $R_{DS(on)}$ is increased by the rise of $T_J$ , the $R_{DS(on)}$ at the maximum $T_J$ is calculated by multiplying the normalized factor at the 150°C junction temperature from Figure 3. Therefore, the $R_{DS(on)}$ becomes 15.6 m $\Omega$ (8 m $\Omega$ x 1.95). $$I_{D}(T_{C}) = \sqrt{\frac{T_{J} - T_{C}}{r_{DS(ON),T_{J}(MAX)}} \cdot R_{OJC}} = \sqrt{\frac{150^{\circ}\text{C} \cdot 25^{\circ}\text{C}}{8\text{m}\Omega \cdot 1.95 \cdot 1.2^{\circ}\text{C/W}}} = 81.7A$$ It results in 81.7 A at the 25°C case temperature. Figure 6. Maximum Continuous Drain Current vs. Case Temperature Another constraint is caused by the current capability of a package. The $I_D$ of FDMS86101A at the 25°C case temperature is limited by 60 A in Figure 6 due to its package current capability. Table 8 describes the maximum continuous drain current based on each condition. **Table 8. Continuous Drain Current Parameters** | Symbol | Parameter | Ratings | Unit | |---------------------------------------------------|------------------------------------------------------------------|---------|------| | Continuous Drain Current,<br>T <sub>C</sub> =25°C | | 60 | Α | | I <sub>D</sub> | Continuous Drain Current,<br>T <sub>A</sub> =25°C (Figure 5 - a) | 13 | Α | ### 8. Forward Transconductance, g<sub>FS</sub> The forward transconductance, $g_{FS}$ , is the gain of the MOSFET expressed in Equation (5). It is the rate of change of the drain current, $\Delta I_D$ , per a change of the gate-to-source voltage variance, $\Delta V_{GS}$ , at a constant drain voltage, $V_{DS}$ . A large transconductance is desirable to obtain a high current capability with low gate voltage: $$g_{FS} = \left[\frac{\Delta I_{DS}}{\Delta V_{GS}}\right]_{VDS} \tag{5}$$ The typical $g_{FS}$ value at the specific condition is listed in Table 9. **Table 9. Forward Transconductance Parameter** | Symbol | Parameter | Conditions | Тур. | Unit | |-------------|-----------------------------|-----------------------------------------------|------|------| | <b>g</b> FS | Forward<br>Transconductance | $V_{GS} = 10 \text{ V},$ $I_D = 13 \text{ A}$ | 53 | S | # 9. Forward Bias Safe Operating Area, FBSOA The forward bias safe operating area, FBSOA, is defined by lines of the maximum allowable drain current, $I_D$ , under a specific drain-to-source voltage, $V_{DS}$ , when a MOSFET is turned on by a single pulse or a continuous voltage at the $T_A$ =25°C and minimum PCB pad. The set of the curves shows a DC line and five single pulse operating lines: 10 s, 1 s, 100 ms, 10 ms, and 1 ms in Figure 7. Figure 7. Forward Bias Safe Operating Area There are five limitations from the a) to the e) line: a. Limited by the static drain-to-source on resistance, $R_{DS(on)}.$ For example, when the $V_{DS}$ is 0.01 V, the $I_D$ of FDMS86101A is limited to 1.25 A due to Ohm's law. (Typical the $R_{DS(on)}$ of FDMS86101A at $10~V_{GS}$ is $8~m\Omega,$ from Table 4.) $$I_D = \frac{V_{DS}}{r_{DS(on)}} = \frac{0.01V}{8m\Omega} = 1.25A$$ - b. Limited by the maximum power dissipation, P<sub>D</sub> is explained in Section 6. - Limited by the maximum drain current, I<sub>D</sub> is explained in Section 7. - d. Limited by the thermal run away in the linear region, Figure 8 shows the $I_D$ as the function of the $V_{DS}$ at a given $V_{GS}$ . The on-state operation of a MOSFET is divided into the ohmic region and the linear region, defined by $V_{DS} = V_{GS} V_{GS(th)}$ as the boundary line. In the ohmic region, located to the left of the boundary line ( $V_{DS} < V_{GS} V_{GS(th)}$ ); the $I_D$ is defined by Ohm's law and increases linearly with the incremental drain voltage. In the linear region, to the right of the boundary line ( $V_{DS} > V_{GS} V_{GS(th)}$ ); the $I_D$ differs by the $V_{GS}$ , not by $V_{DS}$ . For example, when the $V_{DS}$ is 4 V and $V_{GS}$ is 4.5 V, the FDMS86101A operates in the linear region and its $I_D$ stays at around 17 A. To increase $I_D$ , a higher $V_{GS}$ should be applied to the gate. Figure 8. On-Region Characteristics Figure 9 expresses the $I_D$ as the function of the $V_{GS}$ at given T<sub>J</sub> and 5 V of V<sub>DS</sub>. There is the crossover point among the transconductance curves at each junction temperature, which is called the Zero Temperature Coefficient, ZTC. If V<sub>GS</sub> is above the ZTC point, a MOSFET has a negative temperature coefficient. It means if some cells within a MOSFET are getting hotter than others, hotter cells have a higher R<sub>DS(on)</sub> and their channels conduct less current, resulting in stabilizing the heat across unit cells. However, interestingly, a MOSFET has the positive temperature coefficient when operating with V<sub>GS</sub> below the ZTC point. The gate threshold voltage, $V_{\text{GS(th)}}$ , is reduced with the increase of junction temperature, T<sub>J</sub>, and much more drain current flows. In the case of operation in the linear region with V<sub>GS</sub> less than the ZTC point, a local hot spot within the MOSFET can occur and create nonuniform heat on the die due to the positive temperature coefficient. As a result, a thermal run away can occur in the worst case. So the d) line of FBSOA is defined based on real measurements. e. Limited by the drain-to-source breakdown voltage explained in Section 1. # 10. Transient Thermal Impedance, $Z_{\Theta,JA}$ The steady-state thermal resistance values are not enough to find a peak junction temperature in terms of pulse driven applications. Figure 10 provides the normalized effective transient thermal resistance, r(t), as a function of the rectangular pulse duration at a given duty cycle. As the duty cycle and the pulse duration increase, the transient thermal impedance gets close to 1. This means the transient thermal resistance approaches steady-state resistance. It calculate the transient thermal impedance, $Z_{\Theta JA}(t)$ , which is used to estimate the junction temperature, $T_J$ , resulting from a transient power dissipation by using Equations (6) and (7): $$Z_{\Theta,IA}(t) = R_{\Theta,IA} \times r(t) \tag{6}$$ $$T_{J} = P_{D} \times Z_{\Theta J A}(t) + T_{A} \tag{7}$$ Figure 10. Junction-to-Ambient Transient Thermal Response Curve For example, when FDMS86101A is conducting during 1 ms out of the 2 ms period which is the 0.5 duty cycle, the r(t) from Figure 10 is 0.5. The junction-to-ambient thermal resistance, $R_{\Theta JA}$ on the minimum pad of 2 oz copper is 125 $^{\circ}$ C/W from Table 6. Then the $Z_{\Theta JA}(t)$ of FDMS86101A mounted on the minimum pad of 2 oz copper is 62.5 $^{\circ}$ C/W by using Equation (6). $$Z_{\odot IA}(t) = R_{\odot IA} \times r(t) = 125^{\circ}\text{C/W} \times 0.5 = 65^{\circ}\text{C/W}$$ So the junction temperature of FDMS86101A at $T_A=25^{\circ}C$ can be computed using Equation (7). $$T_J = P_D \times Z_{\Theta JA}(t) + T_A = 1W \times 62.5^{\circ}C/W + 25^{\circ}C = 87.5^{\circ}C$$ Figure 11 provides the single-pulse maximum power dissipation as a function of the single pulse width at $T_{\rm A}{=}25\,^{\circ}{\rm C}$ and on the minimum pad of 2 oz copper PCB. The single-pulse maximum power dissipation can be calculated by using $Z_{\rm OJA}(t)$ . For instance, $Z_{\rm OJA}(t)$ during the 10 ms single pulse is 1.25°C/W (125°C/W x 0.01) at $T_{\rm A}{=}25\,^{\circ}{\rm C}$ if the FDMS86101A is mounted on the minimum pad of 2 oz copper PCB. The single-pulse maximum power dissipation during 10 ms at $T_{\rm A}{=}25\,^{\circ}{\rm C}$ is 100 W. $$P_D = \frac{T_J - T_A}{Z_{\odot JA}(t)} = \frac{150^{\circ}\text{C} - 25^{\circ}\text{C}}{1.25^{\circ}\text{C/W}} = 100\text{W}$$ Figure 11. Single-Pulse Maximum Power Dissipation # 11. Single-Pulse Avalanche Energy, $E_{AS}$ When the drain-to-source voltage, $V_{DS}$ , exceeds the specified drain-to-source breakdown voltage, $BV_{DSS}$ , at the turn-off state; the MOSFET breaks down and conducts the avalanche current, $I_{AS}$ , and goes into avalanche mode. The $I_{AS}$ through the body of the MOSFET causes the high power dissipation that can be translated to the avalanche energy, $E_{AS}$ , and it can destroy the device. Figure 12 is the unclamped inductive switching (UIS) test circuit to show how much $I_{AS}$ a MOSFET withstands during avalanche time, $t_{AV}$ . The Device Under Test (DUT) is connected with an inductor in series, which induces the voltage of the counter-electromotive force. When the MOSFET is turned on for $t_p$ time, the drain current reaches the point of $I_{AS}$ and the energy is charged in the inductor. Right after the $t_p$ , the MOSFET is quickly turned off and the inductor generates the voltage of the counter-electromotive force to increase the voltage of the drain terminal referenced to the ground $(V_{DS})$ , which is clamped to $BV_{DSS}$ . The charged inductor energy starts being discharged through the device for the avalanche time, $t_{AV}$ . Figure 13 shows the waveform of $I_{AS}$ and $V_{DS}$ in avalanche mode testing. Figure 12. Unclamped Inductive Switching Test Circuit Figure 13. Unclamped Inductive Switching Waveforms Figure 14 shows the relationship between $t_{AV}$ and $I_{AS}$ a MOSFET withstands at a given the junction temperature, $T_{J}$ . There are a), b), c), and d) areas to determine whether or not the device is safe in the Unclamped Inductive Switching (UIS) mode. - a) Under the boundary of various $T_J$ , the MOSFET is within the UIS capability. - b) Area between two boundaries of 125°C and 100°C of the T<sub>J</sub>. If the starting point of the T<sub>J</sub> is below 125°C before entering avalanche mode, the MOSFET is within the UIS capability. - c) Area between two boundaries of 100°C and 25°C of the T<sub>J</sub>. If the starting point of the T<sub>J</sub> is below 100°C before entering avalanche mode, the MOSFET is within the UIS capability. - d) The MOSFET is out of the UIS capability. Figure 14. Unclamped Inductive Switching Capability The single-pulse avalanche energy dissipated during the avalanche mode is calculated with the Equation (8). The FDMS86101 datasheet provides the maximum single-pulse avalanche energy at the specific condition, like the 3 mH inductor and the 25°C junction temperature in Table 10. $$E_{AS} = \frac{1}{2} \times L \times I_{AS}^2 \tag{8}$$ Table 10. Single-Pulse Avalanche Energy Parameters | Symbol | Parameter | Ratings | Unit | |-----------------|-------------------------------|---------|------| | E <sub>AS</sub> | Single Pulse Avalanche Energy | 486 | mJ | Starting $T_J = 25$ °C, L = 3 mH, $I_{AS} = 18$ A, $V_{DD} = 100$ V, and $V_{GS} = 10$ V. For more information on the UIS, consult the following application notes on the Fairchild web site: - *AN-9034: Power MOSFET Avalanche Guideline* - AN-7514: Single Pulse Unclamped Inductive Switching ## 12. Capacitances The switching performance of a MOSFET is normally determined by the time required to make the voltage change across capacitances. The datasheet provides three different capacitances, as shown in Table 11, which are measured at half of the drain-to-source voltage rating, $V_{\rm GS}$ , and 1 MHz frequency. The input capacitance, $C_{\rm iss}$ , is defined as the sum of the gate to drain capacitance, $C_{\rm GD}$ , and the gate-to-source capacitance, $C_{\rm GS}$ . The output capacitance, $C_{\rm oss}$ is the sum of the gate-to-drain capacitance, $C_{\rm GD}$ , and the drain-to-source capacitance, $C_{\rm DS}$ . The reverse transfer capacitance, $C_{\rm rss}$ , is the gate-to-drain capacitance, $C_{\rm GD}$ . Both typical and maximum values are specified in Table 11. **Table 11. Capacitances Parameters** | Symbol | Parameter | Conditions | Тур. | Max. | Unit | |------------------|------------------------------------|---------------------------------------------------|------|------|------| | C <sub>iss</sub> | Input<br>Capacitance | | 3095 | 4120 | pF | | C <sub>oss</sub> | Output<br>Capacitance | $V_{DS} = 50 \text{ V},$<br>$V_{GS}=0 \text{ V},$ | 460 | 615 | pF | | C <sub>rss</sub> | Reverse<br>Transfer<br>Capacitance | f = 1 MHz | 15 | 25 | pF | Capacitances are dependent on an applied voltage and frequency. Figure 15 shows each capacitance as the function of the drain to source voltage at 1 MHz frequency. Figure 15. Capacitance vs. Drain-to-Source Voltage ### 13. Gate Charge, Q<sub>g</sub> Figure 16 shows waveforms when the DUT MOSFET in Figure 17 is turned on. When the MOSFET is turned on at T0, it starts to charge input capacitance, C<sub>iss</sub>. From T0 to T1, there is no change in both the drain-to-source voltage, V<sub>DS</sub>, and the drain current, I<sub>D</sub>. Once the gate-to-source voltage, $V_{GS}$ , reaches the gate-to-source threshold voltage, $V_{GS(th)}$ , at T1, the MOSFET starts to conduct the I<sub>D</sub>. From T1 to T2, the $V_{GS}$ continues to increase to the plateau voltage, $V_P$ , as the I<sub>D</sub> rises to the specific load current controlled by the driver. The V<sub>P</sub> varies by the load current. The V<sub>DS</sub> is still clamped to the input voltage, V<sub>DD</sub>. From T2 to T3, the V<sub>DS</sub> begins falling and the drain-to-gate voltage, V<sub>DG</sub>, takes on negative values, which increases gate-to-drain capacitance, $C_{gd}$ , hugely. Due to the dramatic increase of $C_{gd}$ , the $V_{GS}$ is held at V<sub>p</sub>. From T3 to T4, the MOSFET is fully enhancing the channel to obtain its rated $R_{DS(on)}$ at the applied $V_{GS}$ . Figure 17 shows the gate charge test circuit. Figure 16. Gate Charge Waveforms Figure 17. Gate Charge Test Circuit By using the constant gate current, $I_G$ , by the driver, the gate charge time is measured and the gate charge is calculated with Equation (9): $$Q_{q} = T \times I_{G} \tag{9}$$ The gate-to-source charge, $Q_{gs}$ , is the multiplication of $I_G$ and the time from $T_0$ to $T_2$ and the gate-to-drain charge, $Q_{gd}$ , is the multiplication of the $I_G$ and the time from $T_2$ to $T_3$ . The total gate charge, $Q_g$ , is defined as the multiplication of the $I_G$ and the time for the $V_{GS}$ to reach a specific voltage, such as 5 $V_{GS}$ or 10 $V_{GS}$ . The typical and maximum values are specified in Table 12 Figure 18 shows that the gate charge characteristic depends on the $V_{DS}$ . The higher $V_{DS}$ is, the larger $Q_{gd}$ is at a fixed $I_D$ . Figure 18. Gate Charge Characteristics **Table 12. Gate Charge Parameters** | Symbol | Parameter | Conditions | | Тур. | Max. | Unit | |----------|-------------------------------|----------------------------------------------|---------------------------------------------|------|------|------| | $Q_g$ | Total Gate Charge | V <sub>GS</sub> =0 V to 10 V | V 50 V 1 42 A | 42 | 58 | nC | | $Q_g$ | Total Gate Charge | V <sub>GS</sub> =0 V to 5 V | $V_{DS} = 50 \text{ V}, I_{D}=13 \text{ A}$ | 22 | 31 | nC | | $Q_gs$ | Gate-to-Source Charge | V <sub>DS</sub> = 50 V, I <sub>D</sub> =13 A | | 13.5 | | nC | | $Q_{gd}$ | Gate-to-Drain "Miller" Charge | | | 6.2 | | nC | ### 14. Switching Time Like Table 13, switching time parameters are specified in the datasheet. **Table 13. Switching Time Parameters** | Symbol | Parameter | Conditions | Тур. | Max. | Unit | |---------------------|----------------|------------------------------------------------|------|------|------| | t <sub>d(on)</sub> | Turn-On Delay | | 19.0 | 35.0 | ns | | t <sub>r</sub> | Rise Time | $V_{DS} = 50 \text{ V}, I_{D} = 13 \text{ A},$ | 5.4 | 11.0 | ns | | t <sub>d(off)</sub> | Turn-Off Delay | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | 27.0 | 44.0 | ns | | t <sub>f</sub> | Fall Time | | 4.0 | 10.0 | ns | The turn-on delay, $t_{d(on)}$ , is defined as the time to charge the input capacitance, $C_{iss}$ , before the $I_D$ flows. The rise time, $t_r$ , is the time to discharge output capacitance, $C_{oss}$ , after the MOSFET conducts the $I_D$ set by the resistor load, $R_D$ . In the same way, the turn-off delay, $t_{d(off)}$ , is the time to discharge $C_{iss}$ after the MOSFET is turned off. The fall time, $t_f$ , is the time to charge the output capacitance, $C_{oss}$ , through the load resistor. Figure 19 and Figure 20 show the switching time test circuit and simple waveforms, respectively. Figure 19. Switching Time Test Circuit Figure 20. Switching Waveforms # 15. Drain-to-Source Diode Characteristics Like Table 14, the datasheet gives drain to source diode characteristics such as the source to drain diode forward voltage $V_{SD}$ , the reverse recovery time $t_{rr}$ , and the reverse recovery charge $Q_{rr}$ . **Table 14. Drain-to-Source Diode Characteristics Parameter** | Symbol | Parameter | Conditions | Тур. | Max. | Unit | |-----------------|---------------------------------------|---------------------------------------------------------|------|------|------| | V <sub>SD</sub> | Source-to-Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.1 A | 0.74 | 1.20 | V | | | | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 13 A | 0.81 | 1.30 | | | t <sub>rr</sub> | Reverse-Recovery Time | 1 12 A di/dt 100 A/vo | 64 | 102 | ns | | Q <sub>rr</sub> | Reverse-Recovery Charge | $I_F = 13 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$ | 102 | 164 | nC | The forward voltage of the intrinsic source-to-drain diode or the body diode is measured at the specific reverse drain current, $I_S$ . Figure 21 shows the $I_S$ as the function of body diode forward voltage, $V_{SD}$ , at given junction temperatures, $T_J$ . As the $T_J$ increases, the $V_{DS}$ is reduced at the fixed $I_S$ due to its negative temperature coefficient. Figure 21. Source-to-Drain Diode Forward Voltage vs. Source Current When the body diode is reversely biased right after its forward conduction, it cannot regain the reverse blocking capability until minority charge carriers stored in the body diode are recombined. It results in the reverse-recovery current flow, I<sub>rr</sub>, through the body diode. The amount of time it takes body diode to recover is the reverse-recovery time, t<sub>rr</sub>. The reverse-recovery charge, Q<sub>rr</sub>, is the integral of $I_{\mbox{\tiny rr}}$ over the $t_{\mbox{\tiny rr}}.$ Figure 22 and Figure 23 show the reverserecovery test circuit and waveforms. Two consecutive gate signals are applied to the driver MOSFET. With the first turn-on gate signal, the inductor, L, charges the energy through the driver MOSFET. Once the driver MOSFET is turned off, the inductor current starts flowing through the body diode of the DUT MOSFET. As the following second gate signal to the driver MOSFET is applied, the forward current of the body diode starts decreasing and is commutated to the driver MOSFET. The Is decreases at a current slope, di/dt, and crosses zero to the I<sub>rr</sub>. The decreasing slop, di/dt, of the recovery current is of importance because it determines t<sub>rr</sub> and I<sub>rr</sub>. Typical and maximum values of Q<sub>rr</sub> and t<sub>rr</sub> are listed in Table 14. Figure 22. Reverse-Recovery Test Circuit Figure 23. Reverse-Recovery Test Waveforms ### 16. Gate Resistance, R<sub>G</sub> The datasheet describes the gate resistance, which is the intrinsic resistance of the internal gate terminal. The minimum, typical, and maximum values are listed in Table 15. **Table 15. Resistance Parameter** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------|------|------|------|------| | $R_g$ | Gate Resistance | 0.1 | 1.6 | 3.3 | Ω | ### 17. Leakage Currents The datasheet provides the maximum current for the leakage current from the drain-to-the source at the zero gate voltage and the 80% of the drain-to-source breakdown voltage, $BV_{DSS}$ . The maximum gate-to-source leakage current is shown at the maximum $V_{GS}$ . The maximum value is listed in Table 16. **Table 16. Leakage Current Parameters** | Symbol | Parameter | Conditions | Max. | Unit | |------------------|------------------------------------|--------------------------------------------------------|------|------| | I <sub>DSS</sub> | Zero Gate Voltage<br>Drain Current | $V_{DS} = 80 \text{ V},$<br>$V_{GS} = 0 \text{ V}$ | 800 | nA | | I <sub>GSS</sub> | Gate-to-Source<br>Leakage Current | $V_{GS} = \pm 20 \text{ V},$<br>$V_{DS} = 0 \text{ V}$ | ±100 | nA | ### **Authors** Ilsoo Yang and SungJin Kuen #### Related Resources - FDMS86101A 100 V N-Channel PowerTrench® MOSFET - AN-9034 Power MOSFET Avalanche Guideline - AN-7514 Single Pulse Unclamped Inductive Switching #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative