

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

### Evaluation Board for SSM4321 Class-D Audio Amplifier with Voltage and Current Sense

#### **FEATURES**

Allows testing of SSM4321 features Jumpers provided for I/V data slot assignment

#### **EVALUATION KIT CONTENTS**

EVAL-SSM4321Z evaluation board

#### ADDITIONAL EQUIPMENT NEEDED

External power supplies for IOVDD and PVDD Audio signal source Resistive loads or speakers > 4  $\Omega$ External processor for decoding I/V data

#### **ONLINE RESOURCES**

SSM4321 data sheet EVAL-SSM4321Z user guide

### **GENERAL DESCRIPTION**

The SSM4321 is a fully integrated, high efficiency, Class-D audio amplifier with digitized output of output voltage, output current, and PVDD supply.



Figure 1. SSM4321 Evaluation Board Top View

It is designed to maximize performance for mobile phone applications. The application circuit requires a minimum of external components and operates from a 2.5 V to 5.5 V supply for the amplifier and a 1.42 V to 3.6 V supply for IO. It is capable of delivering 2.2 W of continuous output power with less than 1% THD + N driving an 4  $\Omega$  load from a 5.0 V supply with a 0.1 $\Omega$  V/I sense resistor.

This user guide describes how to configure and use the SSM4321 evaluation board. It is recommended that this user guide be read in conjunction with the SSM4321 data sheet, which provides specifications, internal block diagrams, and application guidance for the amplifier IC.

### **EVALUATION BOARD OVERVIEW**

The SSM4321 evaluation board carries a complete application circuit for driving a loudspeaker and obtaining voltage and current data from the output. Figure 1 shows the top view of the evaluation board and Figure 2 shows the bottom view.



*Figure 2. SSM4321 Evaluation Board Bottom View* 

# **Evaluation Board User Guide**

### TABLE OF CONTENTS

| Features 1                        |
|-----------------------------------|
| Evaluation Kit Contents1          |
| Additional Equipment Needed 1     |
| Online Resources1                 |
| General Description1              |
| Evaluation Board Overview1        |
| Revision History 2                |
| SSM4321 Device Description        |
| Setting Up the Evaluation Board 4 |
| Input Configuration               |
| Shutdown Mode 4                   |
| Gain Configuration 4              |
| SLOT Configuration 4              |
| Output Configuration4             |
| Current Sense Jumpers 4           |
| Power Supply Configuration        |

| 5 |
|---|
| 5 |
| 5 |
| 5 |
| 6 |
| 6 |
| 6 |
| 6 |
| 6 |
| 6 |
| 6 |
| 8 |
| 1 |
| 1 |
|   |

### **REVISION HISTORY**

4/13—Revision 0: Initial Version

### SSM4321 DEVICE DESCRIPTION

The SSM4321 includes circuitry to sense output current, output voltage, and the PVDD supply voltage. Current sense is performed using an external sense resistor that is connected between an output pin and the load. Output current and voltage are sent to an ADC with 16-bit resolution and PVDD is sent to an ADC with 8-bit resolution. The outputs of these ADCs are available on the TDM or I<sup>2</sup>S output serial port. The SLOT pin is used to determine which of four possible output slots is used on the TDM interface. A stereo I<sup>2</sup>S interface can be selected by swapping the pin connections for BCLK and FSYNC. Alternatively, a direct PDM bit stream of voltage and current data can be selected via the SLOT pin.

Spread spectrum pulse density modulation (PDM) is used to provide lower EMI-radiated emissions compared with other Class-D architectures. The inherent randomized nature of spread spectrum PDM eliminates clock intermodulation (beating effect) of several amplifiers in close proximity.

The SSM4321 includes an optional modulation select pin that enables a low EMI mode, which significantly reduces the radiated emissions at the Class-D outputs, particularly above 100 MHz. With this option selected, the SSM4321 can pass FCC Class B radiated emissions testing with a 50 cm unshielded speaker cable without any external filtering.

The device also includes a flexible gain select pin that only requires one series resistor to select among 0 dB, 3 dB, 6 dB, 9 dB, or 12 dB. The benefit of this is to improve gain matching between multiple SSM4321 devices within a single application as compared to using external resistors to set gain.

# SETTING UP THE EVALUATION BOARD INPUT CONFIGURATION

A pair of 2-pin headers (J3 and J4) feeds the audio signal into the board (see Figure 1). If the input audio signal is differential, three pins of J3 and J4 are used: IN+, IN–, and GND. For a single-ended audio input, only J3 is used (IN+ and GND) and IN– is connected to ground.

### SHUTDOWN MODE

The SSM4321 amplifier is enabled whenever a valid BCLK signal is connected to the chip. Any clock frequency between 512 kHz and 6.144 MHz is acceptable. When no clock is received, the amplifier enters shutdown mode and draws minimal current (< 1  $\mu$ A) from the supplies.

### **GAIN CONFIGURATION**

Two headers, J10 and J11, control the SSM4321 analog gain. By placing a jumper across two pins of J11, the amplifier's GAIN pin can be connected to GND or VDD. Three jumper settings are used: between the center pin and the top pin (IOVDD), between the center pin and the bottom pin (GND), and no jumper (open).

Placing a jumper on J10 shorts across the 47 k $\Omega$  resistor (R4) between the GAIN pin and J11. If the jumper is left open, R4 remains in the circuit.

Gain settings between 0 dB and 12 dB are available; see Table 1 for configuration details.

#### Table 1. Gain Configuration

| Gain  | J10   | J11   | Configuration                      |
|-------|-------|-------|------------------------------------|
| 0 dB  | Short | GND   | Tie to GND                         |
| 3 dB  | Open  | Open  | Open                               |
| 6 dB  | Short | IOVDD | Tie to IOVDD                       |
| 9 dB  | Open  | GND   | Tie through 47 k $\Omega$ to GND   |
| 12 dB | Open  | IOVDD | Tie through 47 k $\Omega$ to IOVDD |

### **SLOT CONFIGURATION**

Two headers, J13 and J9, control additional options, such as the TDM slot or I<sup>2</sup>S configuration options. By placing a jumper across two pins of J9, the amplifier's SLOT pin can be connected to GND or VDD. Three jumper settings are used: between the center pin and the left pin (HI), between the center pin and the right pin (LO), and no jumper (open).

Placing a jumper on J13 shorts across the 47 k $\Omega$  resistor (R8) between the SLOT pin and J9. If the jumper is left open, R8 remains in the circuit.

See the Digital Interface Configuration section for details of the SLOT pin options, depending on which digital interface is in use.

### **OUTPUT CONFIGURATION**

The output connector, H4, is located on the right side of the board (see Figure 1). H4 can drive a loudspeaker whose impedance should be no less than 3  $\Omega$ .

Because the SSM4321 does not typically require any external LC output filters due to a low noise modulation scheme, no output filter is installed on the evaluation board. In this case, zero-ohm links are used in place of B1 and B2, and the capacitor pads are left unpopulated.

If the speaker length exceeds 50 cm, place Ferrite Bead B1 and Ferrite Bead B2 in the output paths, and use Capacitors C6 and C7 to couple the output terminals to ground, as shown in the schematic in Figure 6. Some recommended ferrite beads are listed in Table 9. Some users may want to use inductors for applications with specific EMI vs. audio performance constraints; see Table 10 for recommendations.

For optimal THD and SNR performance as specified in the SSM4321 data sheet, remove the entire EMI filter, short across the ferrite bead terminals, and open the capacitor terminals.

### **CURRENT SENSE JUMPERS**

For the amplifier to operate properly, the SENSE+ and SENSEpins must be connected to the proper sides of the current sense resistor. Jumpers between Pin 1 to Pin 2 and Pin 3 to Pin 4 of J5 must be in place; otherwise, incorrect behavior will result.

### POWER SUPPLY CONFIGURATION

Two power supplies are required for the SSM4321 to operate: PVDD and IOVDD. PVDD is used for the analog input stage, modulator, and output stage. IOVDD is used for the digital logic and serial audio interface. These supplies may be connected either to the banana jacks at the top of the board or to H1 and H2, a pair of 2-pin 0.100" male headers.

Be sure to connect the dc power supplies with correct polarity and voltage. PVDD may be connected to a supply voltage in the acceptable range, between 2.5 V and 5.5 V. IOVDD must be in the range from 1.42 V to 3.6 V. Reverse polarity or overvoltage may damage the board permanently.

An on-board 1.8 V low-dropout regulator is available to provide a stable IOVDD supply without requiring multiple external power sources. To use this supply, insert a jumper into J2 (VREG\_EN) and connect the center pin of J1 to 1V8DD. Alternatively, by removing these jumpers and connecting the center pin of J1 to IOVDD\_EXT, an external IOVDD supply can be used.

### **DIGITAL INTERFACE CONFIGURATION**





In TDM mode, the data stream is divided into 16-bit slots in groups of four. The start of Slot 1 is indicated by the rising edge of a one-clock-wide pulse on the FSYNC pin.

Any multiple of four slots—4, 8, 12, or 16—can be used. Each chip returns to a high-impedance mode when it is not actively driving the bus. Each <u>SSM4321</u> device takes control of four conse-cutive slots, as shown in Table 2.

### Table 2. TDM Slot Data Configuration

|        |         | 0       |           |         |
|--------|---------|---------|-----------|---------|
| Device | V Data  | l Data  | PVDD Data | Hi-Z    |
| 1      | Slot 1  | Slot 2  | Slot 3    | Slot 4  |
| 2      | Slot 5  | Slot 6  | Slot 7    | Slot 8  |
| 3      | Slot 9  | Slot 10 | Slot 11   | Slot 12 |
| 4      | Slot 13 | Slot 14 | Slot 15   | Slot 16 |

The slots to be driven by each IC are chosen by a five-level jumper setting on the SLOT pin using J9 and J13. Each SSM4321 on the TDM bus must have a unique setting.

Table 3. SLOT Pin Configuration, TDM Mode

| Slots Driven | J13   | J9    | Configuration                      |
|--------------|-------|-------|------------------------------------|
| 1 to 4       | Short | IOVDD | Tie to IOVDD                       |
| 5 to 8       | Open  | Open  | Open                               |
| 9 to 12      | Short | GND   | Tie to GND                         |
| 13 to 16     | Open  | IOVDD | Tie through 47 k $\Omega$ to IOVDD |
| [PDM Output] | Open  | GND   | Tie through 47 k $\Omega$ to GND   |

### I<sup>2</sup>S MODE



Figure 4. TDM Configuration

In I<sup>2</sup>S mode, the bit clock and LRCLK signals are reversed from the pin names. In other words, the BCLK signal is connected to the center (unlabeled) header H4, and LRCLK is connected to the BCLK header H3.

Both I<sup>2</sup>S and left-justified interface styles are available. Additionally, an 8-bit measurement of the PVDD rail can be appended to the 16-bit output voltage data. These options are chosen by a five-level jumper setting on the SLOT pin using J9 and J13.

A lower-power I<sup>2</sup>S mode is also available. In this mode, only a subset of sample rates are valid ( $f_s = 32$  kHz to 48 kHz), and BCLK may run at  $32 \times f_s$  instead of the usual  $64 \times f_s$ . In all other modes, valid sample rates range from  $f_s = 16$  kHz to 48 kHz, and BCLK must run at  $64 \times f_s$ .

| Data Output                 | Interface Style                                                  | J13   | J9    |
|-----------------------------|------------------------------------------------------------------|-------|-------|
| V and I Only                | l²S                                                              | Short | IOVDD |
| V and I Only                | Left justified                                                   | Open  | Open  |
| 8-Bit PVDD<br>Appended to V | I <sup>2</sup> S                                                 | Short | IOVDD |
| 8-Bit PVDD<br>Appended to V | Left justified                                                   | Open  | IOVDD |
| V and I Only                | I <sup>2</sup> S, low power mode<br>(fs = 32 kHz to 48 kHz only) | Open  | GND   |

### PDM MODE



Figure 5. TDM Configuration

For PDM mode to be enabled, the SLOT pin must be tied through a 47 k $\Omega$  resistor to GND. This is done by removing the jumper from J13 and tying the center pin of J9 to GND. In addition, a 2 MHz to 6.144 MHz clock must be present on the BCLK pin.

#### Table 5. SLOT Pin Configuration, PDM Mode

| Interface Type J13 |      | J9  | Configuration                    |
|--------------------|------|-----|----------------------------------|
| PDM Output         | Open | GND | Tie through 47 k $\Omega$ to GND |

PDM data is sent on both the rising and falling edge of the clock, so two data streams can be sampled using the PDM interface. The choice of V data or PVDD data for the falling edge is made by connecting the FSYNC pin to either GND or IOVDD. J12 is provided for this purpose; it should be left empty in all other modes.

#### Table 6. FSYNC Pin Configuration, PDM Mode

| Output Data                            | FSYNC pin (J12) |
|----------------------------------------|-----------------|
| I on Rising Edge, V on Falling Edge    | Tie to IOVDD    |
| I on Rising Edge, PVDD on Falling Edge | Tie to GND      |

### PASSIVE COMPONENT SELECTION sense resistor selection

The current-sense ADC is designed such that the full-scale output corresponds to  $\pm 150$  mV across the current-sense resistor. The current-sense resistor value should therefore be calculated such that the worst-case peak current through the sense resistor will not cause a voltage drop larger than 150 mV. Table 7 provides a collection of sense resistor values for typical load impedances, and Table 8 describes some recommended components.

Any change in the sense resistor value directly affects the measured current, so a careful understanding of the sources of uncertainty and/or error in the current measurement chain is necessary to obtain the best performance.

For example, one significant consideration is the effect of changes in temperature caused by ambient temperature shifts and resistor self-heating. To minimize the change in sense resistor value, use a precision resistor with a small temperature coefficient. In addition, larger package sizes dissipate heat more efficiently, causing a smaller temperature increase and therefore a smaller resistance shift.

Table 7. Sense Resistor for Typical Loads, PVDD = 5 V

| Load Impedance | Peak Current | Sense Resistor |
|----------------|--------------|----------------|
| 8Ω             | 750 mA       | 200 mΩ         |
| 4 Ω            | 1.5 A        | 100 mΩ         |
| 3Ω             | 2 A          | 75 mΩ          |

### **INPUT GAIN RESISTORS**

If the desired gain must be adjusted beyond the available gain settings (see the Gain Configuration section), a series resistor can be placed in the input signal path. This creates a voltage divider with the 80 k $\Omega$  input resistance on each input pin, allowing an arbitrary reduction of the input signal. Note that input signal attenuation directly reduces SNR performance; therefore, large values compared to the built-in input resistance should be avoided. These components are populated with 0  $\Omega$  values on the evaluation board.

### INPUT COUPLING CAPACITORS

The input coupling capacitors, C1 and C2, should be large enough to couple the low frequency signal components in the incoming signal, but small enough to reject unnecessary, extremely low frequency signals. For music signals, the cutoff frequency is typically between 20 Hz and 30 Hz. The value of the input capacitor is calculated by

 $C=1/(2\pi R_{IN}f_c)$ 

where:

 $R_{IN} = 80 \text{ k}\Omega + (\text{R1 or R2}).$  $f_c$  is the desired cutoff frequency.

### **OUTPUT FERRITE BEADS**

The output beads, B1 and B2, are necessary components for filtering out the EMI caused at the switching output nodes when the length of the speaker wire is greater than 10 cm. The penalty for using ferrite beads for EMI filtering is slightly worse noise and distortion performance at the system level due to the nonlinearity of the beads.

Ensure that these beads have enough current conducting capability while providing sufficient EMI attenuation. The current rating needed for an 8  $\Omega$  load is approximately 420 mA, and impedance at 100 MHz should be  $\geq$ 120  $\Omega$ . In addition, the lower the dc resistance (DCR) of these beads, the better for minimizing their power consumption. Table 9 describes the recommended beads.

### **OUTPUT SHUNTING CAPACITORS**

There are two output-shunting capacitors, C6 and C7, which work with the ferrite beads, B1 and B2. Use small size (0603 or 0402), multilayer ceramic capacitors made of X7R or C0G (NP0) materials. Note that the capacitors can be used in pairs: a capacitor with small capacitance (up to 100 pF) plus a capacitor with a larger capacitance (less than 1 nF). This configuration provides thorough EMI reduction for the entire frequency spectrum. If the bill of materials must be minimized, a single capacitor of approximately 470 pF can be used with acceptable performance in many cases.

### **OUTPUT INDUCTORS**

If inductors are preferred for EMI filtering at the output nodes, choose components with an inductance of less than 2.2  $\mu$ H. The higher the inductance, the lower the EMI is at the output; however, cost and power consumption are higher. Using 0.47  $\mu$ H to 2.2  $\mu$ H inductors is recommended, and the current rating (and saturation current) should exceed 600 mA for an 8  $\Omega$  load. Table 10 shows the recommended inductors.

#### Part No. Manufacturer R (mΩ) Tolerance Tempco (ppm/°C) Power Rating (W) Size (mm) WSL1206R2000FEA Vishay-Dale 200 1% 75 0.25 $3.2 \times 1.6 \times 0.6$ WSL1206R1000FEA Vishay-Dale 100 1% 75 0.25 $3.2 \times 1.6 \times 0.6$ WSL0805R2000FEA Vishay-Dale 200 1% 75 0.125 $2.0\times1.2\times0.3$ WSL0805R1000FEA Vishay-Dale 100 1% 75 0.125 2.0 imes 1.2 imes 0.3Panasonic ECG 75 100 ERJ-L08UF75MV 1% 0.333 $3.2\times1.6\times0.6$

#### Table 8. Recommended Sense Resistors

#### Table 9. Recommended Output Beads

|                | •            |                  |                                |         |                             |
|----------------|--------------|------------------|--------------------------------|---------|-----------------------------|
| Part No.       | Manufacturer | Z (Ω at 100 kHz) | I <sub>MAX</sub> ( <b>mA</b> ) | DCR (Ω) | Size (mm)                   |
| BLM18PG121SN1D | Murata       | 120              | 2000                           | 0.05    | $1.6 \times 0.8 \times 0.8$ |
| MPZ1608S101A   | TDK          | 100              | 3000                           | 0.03    | 1.6 	imes 0.8 	imes 0.8     |
| MPZ1608S221A   | TDK          | 220              | 2000                           | 0.05    | 1.6 	imes 0.8 	imes 0.8     |
| BLM18EG221SN1D | Murata       | 220              | 2000                           | 0.05    | 1.6 	imes 0.8 	imes 0.8     |

### Table 10. Recommended Output Inductors

| Part No.      | Manufacturer | L (µH) | I <sub>MAX</sub> (mA) | DCR (Ω) | Size (mm)                    |
|---------------|--------------|--------|-----------------------|---------|------------------------------|
| LQM31PNR47M00 | Murata       | 0.47   | 1400                  | 0.07    | 3.2 × 1.6 × 0.85             |
| LQM31PN1R0M00 | Murata       | 1.0    | 1200                  | 0.12    | $3.2 \times 1.6 \times 0.85$ |
| LQM21PNR47MC0 | Murata       | 0.47   | 1100                  | 0.12    | 2.0 	imes 1.25 	imes 0.5     |
| LQM21PN1R0MC0 | Murata       | 1.0    | 800                   | 0.19    | 2.0 	imes 1.25 	imes 0.5     |
| LQH32CN2R2M53 | Murata       | 2.2    | 790                   | 0.13    | 3.2 × 2.5 × 1.55             |

### EVAL-SSM4321Z

### **EVALUATION BOARD SCHEMATIC AND ARTWORK**



Figure 6. Schematic of the SSM4321 Evaluation Board

### **Evaluation Board User Guide**

### EVAL-SSM4321Z

11479-009

ПO

11479-010

٠



Figure 10. Bottom Layer Copper

## EVAL-SSM4321Z



**Evaluation Board User Guide** 



Figure 12. Bottom Silkscreen

### **ORDERING INFORMATION**

### **BILL OF MATERIALS**

### Table 11.

| Qty | Reference Designator | Description                                       | Supplier/Part No.         |
|-----|----------------------|---------------------------------------------------|---------------------------|
| 1   | U1                   | IC, SSM4321                                       | Analog Devices/SSM4321CBZ |
| 2   | C1, C2               | Capacitor, 22 nF, 25 V, 10%, X7R, 0805            | Panasonic/ECJ-2YB1E224K   |
| 1   | C3                   | Capacitor, ceramic 0.1 μF, 50 V, Y5V, 0603        | Panasonic/ECJ-1VF1H104Z   |
| 1   | C4                   | Capacitor, ceramic 10 μF, 10 V, X5R, 0805         | Murata/GRM21BR61A106KE19L |
| 1   | C5                   | Capacitor, 47 μF, 25 V electrolytic               | Nichicon/UFW1E470MDD      |
| 2   | C6, C7               | Capacitor, ceramic, 510 pF, 50 V, 2%, 0603        | Murata/GRM1885C1H511JA01D |
| 2   | B1, B2               | Wire short                                        | N/A                       |
| 2   | R1, R2               | Resistor, 0.0 Ω, 1/8 W, 0805                      | Panasonic/P0.0ATR-ND      |
| 1   | R3                   | Resistor, 47 kΩ, 1/10 W, 1%, 0603                 | Panasonic/ERJ-3EKF4702V   |
| 8   | H1 to H5, J1 to J3   | Connector, header, 2-position, 0.100" single gold | Тусо/826629-2             |

### NOTES



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### Legal Terms and Conditions

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer; all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS, IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG11479-0-4/13(0)



www.analog.com

Rev. 0 | Page 12 of 12