# AN-1347 APPLICATION NOTE One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com # Operating the ADF4360-7 at High PFD Frequencies by Patrick Walsh and Mike Baker #### INTRODUCTION The ADF4360-7 is a very flexible synthesizer (phase-locked loop (PLL) with an integrated voltage controlled oscillator (VCO)) that enables the generation of frequencies from 350 MHz to 1800 MHz. An on-chip calibration engine fine tunes the output frequency after power-on. Under most operating conditions, the calibration process works well; however, timing uncertainty errors can occur, which result in tuning errors that degrade the phase noise and/or spurious performance. This application note describes how to maintain optimum performance when operating the device at a relatively high phase frequency detector (PFD) frequency. ## **BACKGROUND** RF designers often want to maximize the PFD frequency for improved phase noise performance. In most cases, maximizing the PFD frequency is desirable; however, it can lead to the ADF4360-7 operating outside its specified operating parameters. Figure 1 shows a block diagram of the ADF4360-7. The reference input, REF $_{\rm IN}$ , is divided by the 14-bit R counter producing the PFD frequency. The output of the VCO is fed back to the N counter, dividing it down. The outputs of the R and N counters go to the phase comparator. The PLL closes the loop by driving the phase error to zero. Figure 1. ADF4360-7 Block Diagram AN-1347 Application Note The Analog Devices, Inc., PLL simulation software ADIsimPLL generates the R and N register values, loop filter component values, noise figure, schematic, and more. The ADF4360-7 requires external inductors, and ADIsimPLL generates these values as well. The basic equation for determining the output frequency is $$f_{OUT} = \frac{1}{2\pi\sqrt{6.2\,\text{pF}(0.9\,\text{nH} + L_{EXT})}}$$ where: $f_{OUT}$ is the center frequency. $L_{EXT}$ is the inductor value. Figure 2 shows a plot of frequency vs. inductance for the ADF4360-7. As the plot shows, each inductor value can generate a range of frequencies of approximately 100 MHz. ADIsimPLL calculations select component values such that the desired frequency is centered between the two lines. From this point, the internal calibration engine tunes the VCO until the desired output frequency is obtained. For example, a 24 nH inductor nominally generates a frequency of 405 MHz, which is approximately in the center of the range between 350 MHz and 450 MHz. Figure 2. Output Center Frequency vs. External Inductance The relatively wide 100 MHz tuning range is made possible by the use of eight tuning bands, as shown in Figure 3. Similar to the inductor selection, ADIsimPLL selects the tuning band that is approximately centered, Band 4 or Band 5 (as counted from the left), and with a tuning voltage of 1.875 V. This horizontal and vertical centering provides the calibration engine with the greatest flexibility. Within any one band, $V_{\text{TUNE}}$ must be limited to the range from 1.25 V to 2.5 V to maintain optimum performance. It is possible to exceed these limits; however, exceeding the limits can produce an incorrect output frequency and/or poor spurious performance. Figure 3. Frequency vs. V<sub>TUNE</sub> # **CALIBRATION PROCESS** When the device performs a frequency calibration, it determines which VCO band is the optimal band for the desired output frequency. This is followed by the adjustment of $V_{\text{TUNE}}$ in normal closed-loop PLL operation to lock to the correct frequency. During the calibration process, the divided down VCO frequency ( $f_{VCO}/((PB+A)\times BSC)$ ) is compared to the divided down PFD reference frequency ( $f_{PFD}/BSC$ ). Because the prescaler is clocked by the VCO and does not have a synchronous reset, there is always an uncertainty of $P\times VCO$ cycles in the divided down VCO frequency. Figure 4 shows this uncertainty error for a prescaler value of 8 as the N word (PB + A) is varied with all BSC divider settings. Figure 4. Uncertainty Error vs. N Word The uncertainty error manifests itself as an error in the output frequency. A design example is carried through this application note to explain the uncertainty error. When operating with low RF frequencies, use the maximum BSC value and minimum PFD frequency possible so that this percentage uncertainty error is minimized. Application Note AN-1347 For example, if the VCO frequency is 400 MHz and P = 8, the output of the prescaler is 50 MHz; therefore, there is an uncertainty of 1/50 MHz = 20 ns between $P_{OUT}$ driving the calibration circuit and the next rising edge of the N counter output, which goes to the PFD. It takes five clock periods for the successive approximating circuit to select the proper band. The calibration clock period is defined in the following equation. BSC can be programmed for values of 1, 2, 4, or 8. Calibration Clock Period = $(1/R_{CLOCK}) \times BSC$ Continuing with the previous example, with R clock = 5 MHz and BSC = 8, the calibration time is 1.6 $\mu$ s. Assuming the same 20 ns uncertainty derived previously, the uncertainty error is calculated as follows: *Uncertainty Error* = $(20 \text{ ns}/1.6 \text{ } \mu\text{s}) \times 100\% = 1.25\%$ At a 400 MHz desired output frequency, the uncertainty error causes a frequency error of Frequency Error = Uncertainty Error $$\times$$ four = 1.2% $\times$ 400 MHz = 5 MHz Taking the example one step further, see Figure 5. For the 400 MHz output, ADIsimPLL indicates that an inductor value of 24 nH is needed. For this inductance, the VCO sensitivity, K<sub>V</sub>, is approximately 7.5 MHz/V. Figure 5. Tuning Sensitivity vs. Inductance Dividing the frequency error by $K_{\text{V}}$ gives the magnitude of the $V_{\text{\tiny TUNE}}$ error voltage. $$V_{TUNE}$$ $Error = 5 \text{ MHz} \div 7.5 \text{ MHz/V} = 0.67 \text{ V}$ The $V_{\text{TUNE}}$ error voltage can drive the desired $V_{\text{TUNE}}$ voltage beyond the specified limits of 1.25 V to 2.5 V. Figure 6 shows this $V_{\text{TUNE}}$ error voltage vs. RF frequency and PFD frequency. Figure 7 shows how one frequency band overlaps the adjacent band. A 24 nH inductor generates an output frequency of 400 MHz. In an ideal design, this is the L1 inductor, shown in Figure 7. As $V_{\text{TUNE}}$ is adjusted to fine tune the output frequency, $V_{\text{TUNE}}$ moves up or down the curve while staying within the same band and within the limits of 1.25 V to 2.5 V. Component tolerances can cause the output frequency to be not centered. The calibration engine attempts to adjust the $V_{\text{TUNE}}$ voltage to compensate; however, this can be made more difficult because of the $V_{\text{TUNE}}$ error voltage. The real inductor may place the frequency at the point labeled L2 (see Figure 7). L2 is in Band 5 but near the lower limit of 1.25 V. With the uncertainty error in the calibration circuit, the calibration circuit may try to select Band 4, which requires $V_{\text{TUNE}}$ to exceed the 2.5 V limit. If $V_{\text{TUNE}}$ gets close to the $V_{\text{DD}}$ rail, the charge pump degrades, which negatively impacts the output frequency performance. This demonstrates that the input REF<sub>IN</sub>, f<sub>OUT</sub>, and the R, N, and BSC counter values must all be considered to ensure that the ADF4360-7 $V_{\text{TUNE}}$ voltage stays within the range of 1.25 V to 2.5 V. Figure 7. $V_{TUNE}$ Tuning Curve Rev. 0 | Page 3 of 4 # **AVOIDING V**TUNE **PROBLEMS** The performance specifications in the ADF4360-7 data sheet are based on operating within the specified $V_{\text{TUNE}}$ range of 1.25 V to 2.5 V. The calibration circuit operates when $V_{\text{TUNE}}$ is between 1.0 V and 0.6 V below $V_{\text{DD}}$ ; outside of this range, performance may be degraded because the charge pump is out of its compliance range, which results in an increase in spurious and phase noise. Using these values, it is possible to determine limits for the R and N counter values as a function of REF<sub>IN</sub>, Kv, $R_{\text{COUNT}}$ , P, and BSC. As shown previously, there is an uncertainty error due to nonsynchronous clocking between the $P_{\text{OUT}}$ and the A and B counters. The uncertainty can be calculated as follows: $$V_{TUNE} \; Error \; Voltage = \frac{P \times REF_{IN}}{R_{COUNT} \times BSC \times K_{_{V}}}$$ where: P is the prescaler value. REF<sub>IN</sub> is the input reference frequency. RCOUNT is the R counter. BSC is the band select divider. Kv is the PLL sensitivity. The desired $V_{\text{TUNE}}$ operating range is 1.25 V to 2.5 V. However, the device operates, with some degradation, when $V_{\text{TUNE}}$ is between 1.0 V and $V_{\text{DD}}$ – 0.6 V. Starting with the lower limit, when the $V_{\text{TUNE}}$ error voltage is subtracted from the lower $V_{\text{TUNE}}$ limit, the difference should be greater than 1 V. This difference can be expressed as follows: $$1.0 \text{ V} < 1.25 \text{ V} - \frac{P \times REF_{IN}}{R_{COUNT} \times BSC \times K_{V}}$$ Rearranging and solving for $R_{\text{COUNT}}$ determines the minimum R value that ensures the lower limit of $V_{\text{TUNE}}$ stays within its operating range. $$R_{COUNT} > \frac{P \times REF_{IN}}{BSC \times K_{V} \times 0.25 \text{ V}}$$ From the previous example, P=8, REF<sub>IN</sub> = 10 MHz, BSC = 8, and $K_V=7.5$ MHz/V. Plugging these numbers into the equation results in $R_{COUNT} \ge 6$ . The minimum R value that ensures the upper $V_{\text{TUNE}}$ limit is not exceed must also be evaluated. In this case, the sum of $V_{\text{TUNE}}$ and the $V_{\text{TUNE}}$ error voltage should be less than $V_{\text{DD}}-0.6$ V. This sum can be expressed as follows: $$VDD - 0.6 \text{ V} > 2.5 \text{ V} + \frac{P \times REF_{IN}}{R_{COUNT} \times BSC \times K_{V}}$$ Solving for R<sub>COUNT</sub> results in the following equation: $$R_{COUNT} > \frac{P \times REF_{IN}}{BSC \times K_{V} \times (VDD - 3.1 \text{ V})}$$ Using the same values for BSC, $K_V$ , P, and $REF_{IN}$ and setting $V_{DD}$ to 3.3 V results in $R_{COUNT} \ge 7$ . To ensure $V_{TUNE}$ compliance, use the larger of the two $R_{COUNT}$ values (7 in this case). The N value is then calculated using the following equation: $$N_{COUNTER} = VCO_{OUT} \times R_{COUNT}/REF_{IN}$$ The R and N counter values must be selected so that they fall within the limits for these values, as specified in the ADF4360-7 data sheet. For the design example, it was determined that the R counter value must be greater than or equal to 7. The least common multiples for the desired 400 MHz output indicate that one option is to set the R counter equal to 10 and the N counter to $400 \ (P=8, A=0, \text{ and } B=50)$ , which results in a PFD frequency of 1 MHz. This is the same solution produced by ADIsimPLL. #### **SUMMARY** Begin by simulating the design using ADIsimPLL. If the simulation produces an acceptable design, no further work is required. Verify the simulation by testing the circuit using an Analog Devices evaluation board. If changes are needed to the ADIsimPLL design, the following are suggestions to minimize the uncertainty error and to maximize the design margin. - For the best phase noise performance, set the R counter value as small as possible but large enough to keep the V<sub>TUNE</sub> error voltage within limits. - Using the largest value for BSC provides the maximum calibration time and reduces the uncertainty error. - Use the smallest prescaler value possible to reduce the uncertainty error. - Use the largest possible voltage for $V_{\text{DD}}$ to provide the widest margin of $V_{\text{TUNE}}$ error voltage. - If either calculation for determining the minimum value of $R_{\text{COUNT}}$ results in a negative number, no solution will ensure that $V_{\text{TUNE}}$ stays within an acceptable operating range. - A least common multiple (LCM) program can be helpful for finding integer values for N and R counter values. ## **REVISION HISTORY** 1/15—Revision 0: Initial Version