|             |             |          | REVISIONS |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|-------------|-------------|----------|-----------|-------|--------------------------------------------|--------|-----------|-------------------|-------------|-----------|------|-----------|------|--------------|----------------|-------------------------------|-----------------|--------------|--------|--|
|             |             |          | L         | TR    | DESCRIPTI                                  |        |           |                   | ON          |           |      | DATE      |      |              | APPROVED       |                               |                 |              |        |  |
|             |             |          |           | A     | Extended the temperature rar<br>+125°C phn |        |           | nge from -55°C to |             |           |      | 14-05-05  |      |              | Thomas M. Hess |                               | SS              |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       | •                                          |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
| Prepared i  | n accordai  | nce with | ASME Y    | 4.24  |                                            |        |           |                   |             |           |      |           |      |              |                | Ve                            | ndor i          | item di      | rawing |  |
|             |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
| REV         |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
| PAGE        |             |          |           |       |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
| REV         |             |          |           | 1     |                                            | 1      |           | 1                 |             | 1         |      |           |      | 1            | 1              | 1                             | 1               |              | 1      |  |
| PAGE        |             |          |           |       |                                            |        |           | 1                 |             |           |      |           |      |              | 1              |                               |                 |              |        |  |
| REV STAT    | rus         | REV      |           | A     | A                                          | A      |           |                   |             |           |      |           |      |              |                |                               |                 | 1            |        |  |
| OF PAGES    | S           | PAG      | E         | 1     | 2                                          | 3      | 4         | 5                 | 6           | 7         | 8    | 9         | 10   | 11           | 12             | 13                            |                 |              |        |  |
| PMIC N/A    |             |          | PREPAR    | ED BY | ,                                          | 1      | 1         | 1                 | 1           |           |      |           |      |              |                | 1                             |                 |              |        |  |
|             |             |          |           | F     | Phu H.                                     | Nguy   | en        |                   |             |           |      | C<br>http | OLUI | MBUS         | , OHIC         | ) 432 <sup>.</sup><br>naritin | 18-39<br>ne.dla | 90<br>a.mil/ |        |  |
| Original da | ate of draw | vina     | CHECKE    | DRY   |                                            |        |           |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
| YY          | MM DD       | y        |           |       | Phu H.                                     | Nguy   | en        |                   |             |           |      | יספוי     | ПΤ   | <u>י ו</u> ח |                | Δινι                          |                 | אוכוד        | ΔI     |  |
| 12          | 2-10-09     |          | APPROV    | ED BY | ,                                          |        |           |                   |             | ISC       | )LAT | OR,       | MON  | IOLIT        |                | SILIC                         |                 | JGI .        | AL     |  |
|             |             | -        |           | T     | homas                                      | 6 M. H | ess       |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          | SIZE      |       | de IDE                                     | NT. N  | 0.<br>ววค |                   |             |           |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          | A         |       |                                            | 10     | 230       |                   |             | V62/1263U |      |           |      |              |                |                               |                 |              |        |  |
|             |             |          | REV       |       |                                            | A PAG  |           |                   | <b>BE</b> 1 | OF        | 13   |           |      |              |                |                               |                 |              |        |  |

# 1. SCOPE

1.1 <u>Scope</u>. This drawing documents the general requirements of a high performance dual channel digital isolator microcircuit, with an operating temperature range of -55°C to +125°C.

1.2 <u>Vendor Item Drawing Administrative Control Number</u>. The manufacturer's PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation:

|       | <u>V62/12630</u>             | - <u>01</u>                       | <u> </u>     | <u> </u>                |
|-------|------------------------------|-----------------------------------|--------------|-------------------------|
|       | Drawing                      | Device type                       | Case outline | Lead finish             |
|       | number                       | (See 1.2.1)                       | (See 1.2.2)  | (See 1.2.3)             |
| 1.2.1 | Device type(s).              |                                   |              |                         |
|       | Device type                  | Generic                           | <u>Ci</u>    | rcuit function          |
|       | 01                           | ADuM1200-EP                       | Dual cl      | hannel digital isolator |
| 1.2.2 | Case outline(s). The case of | outlines are as specified herein. |              |                         |

| Outline letter | Number of pins | JEDEC PUB 95    | Package style         |
|----------------|----------------|-----------------|-----------------------|
| Х              | 8              | JEDEC MS-012-AA | Small Outline Package |

1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer:

| Finish designator | <u>Material</u>      |
|-------------------|----------------------|
| А                 | Hot solder dip       |
| В                 | Tin-lead plate       |
| С                 | Gold plate           |
| D                 | Palladium            |
| E                 | Gold flash palladium |
| Z                 | Other                |

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |  |
|-----------------------|------|----------------|-----------|--|
| COLUMBUS, OHIO        | A    | 16236          | V62/12630 |  |
|                       |      | REV A          | PAGE 2    |  |

### 1.3 Absolute maximum ratings. 1/

|              | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                            | -0.5 V to +7.0 V<br>-0.5 V to V <sub>DDI</sub> + 0.5 V<br>-0.5 V to V <sub>DDO</sub> +0.5 V<br>-11 mA to +11 mA<br>-100 kV/µs to +100 kV<br>-55°C to +125°C<br>-55°C to 150°C | 2/<br><u>2</u> /<br><u>2</u> /<br><u>4</u> /<br>//µs | <u>3</u> /<br><u>3</u> /<br><u>5</u> |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------|
| 1.4 <u>R</u> | ecommended operating conditions.                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                               |                                                      |                                      |
|              | Supply voltage, $(V_{DD1}, V_{DD2})$<br>Input signal rise and fall times<br>Operating temperature, $(T_A)$                                                                                                                                                                                                                                                                      | 3.0 V to 5.5 V<br>1.0 ms<br>-55°C to +125°C                                                                                                                                   | <u>2</u> /                                           |                                      |
| 1.5 <u>P</u> | $\begin{array}{l} \label{eq:rescaled_action} \hline ackage characteristics. \\ \mbox{Resistance (Input to output), $R_{I-O}$ \\ \mbox{Capacitance (Input to output) $C_{I-O}$ \\ \mbox{Input capacitance, $C_{I}$ \\ \mbox{Junction to case thermal resistance, (Side 1) $\theta_{JCI}$ \\ \mbox{Junction to case thermal resistance, (Side 2) $\theta_{JCO}$ \\ \end{tabular}$ | 10 <sup>12</sup> Ω <u>6</u> /<br>1.0 pF (at f = 1 MHz)<br>4.0 pF<br>46 °C/W <u>7</u> /<br>41 °C/W                                                                             |                                                      |                                      |

5/

## 2. APPLICABLE DOCUMENTS

JEDEC - SOLID STATE TECHNOLOGY ASSOCIATION (JEDEC)

JEP95 Registered and Standard Outlines for Semiconductor Devices \_

(Copies of these documents are available online at http://www.jedec.org or from JEDEC - Solid State Technology Association, 3103 North 10th Street, Suite 240-S, Arlington, VA 22201.)

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |  |
|-----------------------|------|----------------|--------------------------|--|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |  |
|                       |      | REV A          | PAGE 3                   |  |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress 1/ ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

All voltages are relative to their respective ground. 2/

V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of a given channel, respectively. <u>3</u>/

<sup>4/</sup> See FIGURE 6 for maximum rated current values for various temperatures.

<sup>&</sup>lt;u>5</u>/ Refers to common mode transients exceeding the absolute maximum ratings can cause latch up or permanent damage.

The device is considered a 2-terminal device; Pin1, Pin2, Pin3, and Pin4 are shorted together, and Pin5, Pin6, Pin7, and Pin8 are <u>6</u>/ shorted together.

Thermocouple located at center of package underside. 7/

## 3. REQUIREMENTS

3.1 <u>Marking</u>. Parts shall be permanently and legibly marked with the manufacturer's part number as shown in 6.3 herein and as follows:

- A. Manufacturer's name, CAGE code, or logo
- B. Pin 1 identifier
- C. ESDS identification (optional)

3.2 <u>Unit container</u>. The unit container shall be marked with the manufacturer's part number and with items A and C (if applicable) above.

3.3 <u>Electrical characteristics</u>. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein.

3.4 <u>Design, construction, and physical dimension</u>. The design, construction, and physical dimensions are as specified herein.

## 3.5 Diagrams.

- 3.5.1 <u>Case outline</u>. The case outline shall be as shown in 1.2.2 and figure 1.
- 3.5.2 <u>Terminal connections</u>. The terminal connections shall be as shown in figure 2.
- 3.5.3 <u>Terminal function</u>. The terminal function shall be as shown in figure 3.
- 3.5.4 <u>Truth table</u>. The truth table shall be as shown in figure 4.
- 3.5.5 <u>Functional block diagram</u>. The functional block diagram shall be as shown in figure 5.
- 3.5.6 <u>Thermal derating curve</u>. The thermal derating curve shall be as shown in figure 6.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |
|-----------------------|------|----------------|--------------------------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |
|                       | REV  |                | PAGE 4                   |

| Test                                                         | Symbol                                 | Test conditions                                                              |                  |       | Unit             |         |
|--------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------|------------------|-------|------------------|---------|
|                                                              |                                        | $4.5 \text{ V} \leq \text{V}_{\text{DD1}} \leq 5.5 \text{ V}$                | Min              | Тур   | Max              |         |
|                                                              |                                        | $4.5 \text{ V} \leq \text{V}_{\text{DD2}} \leq 5.5 \text{ V}$                |                  |       |                  |         |
|                                                              | _                                      | <u>2</u> /                                                                   |                  |       |                  |         |
| DC specifications                                            | 5                                      | VOPERATIONS                                                                  |                  |       |                  |         |
| Input supply current per channel, quiescent                  | I <sub>DDI(Q)</sub>                    |                                                                              |                  | 0.50  | 0.60             | mA      |
| Output supply current per channel, quiescent                 | I <sub>DDO(Q)</sub>                    |                                                                              |                  | 0.19  | 0.30             | mA      |
| Total supply current, two channels $3/$                      |                                        |                                                                              |                  |       |                  | mA      |
| DC to 2 Mbps                                                 |                                        |                                                                              |                  |       |                  |         |
| V <sub>DD1</sub> supply current                              | I <sub>DD1(Q)</sub>                    | <u>4</u> /                                                                   |                  | 1.1   | 1.4              |         |
| V <sub>DD2</sub> supply current                              | I <sub>DD2(Q)</sub>                    | <u>4</u> /                                                                   |                  | 0.5   | 0.8              |         |
| 10 Mbps                                                      |                                        |                                                                              |                  |       |                  |         |
| V <sub>DD1</sub> supply current                              | I <sub>DD1(Q)</sub>                    | <u>5</u> /                                                                   |                  | 4.3   | 5.5              |         |
| V <sub>DD2</sub> supply current                              | I <sub>DD2(Q)</sub>                    | <u>5</u> /                                                                   |                  | 1.3   | 2.0              |         |
| 25 Mbps                                                      |                                        |                                                                              |                  |       |                  |         |
| V <sub>DD1</sub> supply current                              | I <sub>DD1(Q)</sub>                    | <u>6</u> /                                                                   |                  | 10    | 13               |         |
| V <sub>DD2</sub> supply current                              | I <sub>DD2(Q)</sub>                    | <u>6</u> /                                                                   |                  | 2.8   | 3.4              |         |
| Input currents                                               | I <sub>IA</sub> , I <sub>IB</sub>      |                                                                              | -10              | +0.01 | +10              | μΑ      |
| Logic high input threshold                                   | V <sub>IH</sub>                        |                                                                              | 0.7 x <u>7</u> / |       |                  | V       |
| Logic low input threshold                                    | VIL                                    |                                                                              |                  |       | 0.3 x <u>7</u> / |         |
| Logic high output voltages                                   | V <sub>OAH</sub> , V <sub>OBH</sub>    | $I_{OX} = -20 \ \mu A$ , $V_{IX} = V_{IXH}$                                  | <u>7/</u> - 0.1  | 5.0   |                  |         |
|                                                              |                                        | $I_{OX} = -20 \ \mu A$ , $V_{IX} = V_{IXH}$                                  | <u>7/</u> - 0.5  | 4.8   |                  |         |
|                                                              |                                        | $I_{OX} = 20 \ \mu A, \ V_{IX} = V_{IXL}$                                    |                  | 0.0   | 0.1              |         |
| Logic low output voltages                                    | V <sub>OAL</sub> , V <sub>OBL</sub>    | $I_{OX} = 400 \ \mu A, \ V_{IX} = V_{IXL}$                                   |                  | 0.04  | 0.1              |         |
|                                                              |                                        | $I_{OX} = 4 \text{ mA}, V_{IX} = V_{IXL}$                                    |                  | 0.2   | 0.4              |         |
| Switching specifications                                     |                                        |                                                                              |                  |       |                  |         |
| Minimum pulse width <u>8</u> /                               | PW                                     |                                                                              |                  | 20    | 40               | ns      |
| Maximum data rate <u>9</u> /                                 |                                        |                                                                              | 25               | 50    |                  | Mbps    |
| Propagation delay <u>10</u> /                                | t <sub>PHL</sub> , t <sub>PLH</sub>    |                                                                              | 20               |       | 45               | ns      |
| Pulse width distortion, $ t_{PLH} - t_{PHL}  = \frac{10}{2}$ | PWD                                    |                                                                              |                  |       | 3                |         |
| Propagation delay skew <u>11</u> /                           | t <sub>PSK</sub>                       |                                                                              |                  |       | 15               |         |
| Channel to channel matching <u>12</u> /                      | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                                                              |                  |       | 3                |         |
| Output rise/fall time (10% to 90%)                           | t <sub>R</sub> /t <sub>F</sub>         |                                                                              |                  | 2.5   |                  |         |
| Common mode transient immunity                               |                                        |                                                                              |                  |       |                  |         |
| Logic high output <u>13</u> /                                | CM <sub>H</sub>                        | $V_{IX} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$<br>transient magnitude = 800 V | 25               | 35    |                  | kV/µs   |
| Logic low output <u>13</u> /                                 | CML                                    | $V_{IX} = 0 V, V_{CM} = 1000 V,$                                             | 25               | 35    |                  |         |
|                                                              |                                        | transient magnitude = 800 V                                                  |                  |       |                  |         |
| Refresh rate                                                 | f <sub>r</sub>                         |                                                                              |                  | 1.2   |                  | Mbps    |
| Dynamic supply current per channel 14/                       |                                        |                                                                              |                  |       |                  |         |
| Input                                                        | I <sub>DDI(D)</sub>                    |                                                                              |                  | 0.19  |                  | mA/Mbps |
| Output                                                       | I <sub>DDO(D)</sub>                    |                                                                              |                  | 0.05  |                  |         |

TABLE I. <u>Electrical performance characteristics</u>. <u>1</u>/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | 16236          | V62/12630 |
|                       |      | REV            | PAGE 5    |

| Test                                                                     | Symbol                                 | Test conditions                                               |                  | Limits |                  | Unit    |
|--------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------|------------------|--------|------------------|---------|
|                                                                          |                                        | $2.7 \text{ V} \leq \text{V}_{\text{DD1}} \leq 3.6 \text{ V}$ | Min              | Тур    | Max              |         |
|                                                                          |                                        | $2.7 \text{ V} \leq \text{V}_{\text{DD2}} \leq 3.6 \text{ V}$ |                  |        |                  |         |
|                                                                          |                                        | <u>15</u> /                                                   |                  |        |                  |         |
| DC specifications                                                        | 3                                      |                                                               |                  |        |                  |         |
| Input supply current per channel, quiescent                              | I <sub>DDI(Q)</sub>                    |                                                               |                  | 0.26   | 0.35             | mA      |
| Output supply current per channel, quiescent                             | I <sub>DDO(Q)</sub>                    |                                                               |                  | 0.11   | 0.20             | mA      |
| Total supply current, two channels $3/$                                  |                                        |                                                               |                  |        |                  | mA      |
| DC to 2 Mbps                                                             |                                        |                                                               |                  |        |                  |         |
| V <sub>DD1</sub> supply current                                          | I <sub>DD1(Q)</sub>                    | <u>4</u> /                                                    |                  | 0.6    | 1.0              |         |
| V <sub>DD2</sub> supply current                                          | I <sub>DD2(Q)</sub>                    | <u>4</u> /                                                    |                  | 0.2    | 0.6              |         |
| 10 Mbps                                                                  |                                        |                                                               |                  |        |                  |         |
| V <sub>DD1</sub> supply current                                          | I <sub>DD1(Q)</sub>                    | <u>5</u> /                                                    |                  | 2.2    | 3.4              |         |
| V <sub>DD2</sub> supply current                                          | I <sub>DD2(Q)</sub>                    | <u>5</u> /                                                    |                  | 0.7    | 1.1              |         |
| 25 Mbps                                                                  |                                        |                                                               |                  |        |                  |         |
| V <sub>DD1</sub> supply current                                          | I <sub>DD1(Q)</sub>                    | <u>6</u> /                                                    |                  | 5.2    | 7.7              |         |
| V <sub>DD2</sub> supply current                                          | I <sub>DD2(Q)</sub>                    | <u>6</u> /                                                    |                  | 1.5    | 2.0              |         |
| Input currents                                                           | I <sub>IA</sub> , I <sub>IB</sub>      |                                                               | -10              | +0.01  | +10              | μA      |
| Logic high input threshold                                               | V <sub>IH</sub>                        |                                                               | 0.7 x <u>7</u> / |        |                  | V       |
| Logic low input threshold                                                | VIL                                    |                                                               |                  |        | 0.3 x <u>7</u> / |         |
| Logic high output voltages                                               | VOAH, VOBH                             | $I_{OX} = -20 \ \mu A$ , $V_{IX} = V_{IXH}$                   | <u>7</u> / - 0.1 | 3.0    |                  |         |
|                                                                          | · OAII, · OBIT                         | $I_{OX} = -20 \ \mu A$ , $V_{IX} = V_{IXH}$                   | <u>7</u> / - 0.5 | 2.8    |                  |         |
|                                                                          |                                        | $I_{OX} = 20 \ \mu A$ , $V_{IX} = V_{IXL}$                    |                  | 0.0    | 0.1              |         |
| Logic low output voltages                                                | $V_{OAL}, V_{OBL}$                     | $I_{OX} = 400 \ \mu A, \ V_{IX} = V_{IXL}$                    |                  | 0.04   | 0.1              |         |
|                                                                          |                                        | $I_{OX} = 4 \text{ mA}, V_{IX} = V_{IXL}$                     |                  | 0.2    | 0.4              |         |
| Switching specifications                                                 |                                        |                                                               |                  |        |                  |         |
| Minimum pulse width <u>8</u> /                                           | PW                                     |                                                               |                  | 20     | 40               | ns      |
| Maximum data rate <u>9</u> /                                             |                                        |                                                               | 25               | 50     |                  | Mbps    |
| Propagation delay <u>10</u> /                                            | t <sub>PHL</sub> , t <sub>PLH</sub>    |                                                               | 20               |        | 55               | ns      |
| Pulse width distortion,  t <sub>PLH</sub> – t <sub>PHL</sub> <u>10</u> / | PWD                                    |                                                               |                  |        | 3                |         |
| Propagation delay skew <u>11</u> /                                       | t <sub>PSK</sub>                       |                                                               |                  |        | 16               |         |
| Channel to channel matching <u>12</u> /                                  | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                                               |                  |        | 3                |         |
| Output rise/fall time (10% to 90%)                                       | t <sub>R</sub> /t <sub>F</sub>         |                                                               |                  | 2.5    |                  |         |
| Common mode transient immunity                                           |                                        |                                                               |                  |        |                  |         |
| Logic high output <u>13</u> /                                            | CM <sub>H</sub>                        | $V_{IX} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$                 | 25               | 35     |                  | kV/µs   |
|                                                                          |                                        | transient magnitude = 800 V                                   |                  |        |                  |         |
| Logic low output <u>13</u> /                                             | CML                                    | $V_{IX} = 0 V, V_{CM} = 1000 V,$                              | 25               | 35     |                  |         |
|                                                                          |                                        | transient magnitude = 800 V                                   |                  |        |                  |         |
| Refresh rate                                                             | fr                                     |                                                               |                  | 1.1    |                  | Mbps    |
| Dynamic supply current per channel <u>14</u> /                           | I                                      |                                                               | 1                |        | 1                |         |
| Input                                                                    | I <sub>DDI(D)</sub>                    |                                                               |                  | 0.10   |                  | mA/Mbps |
| Output                                                                   | I <sub>DDO(D)</sub>                    |                                                               |                  | 0.03   |                  |         |

# TABLE I. Electrical performance characteristics - Continued. 1/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12630</b> |
|                       |      | REV            | PAGE 6           |

| Test                                          | Symbol                            | Test conditions                             |                  | Limits |                  |    |
|-----------------------------------------------|-----------------------------------|---------------------------------------------|------------------|--------|------------------|----|
|                                               |                                   | <u>16</u> /                                 | Min              | Тур    | Max              |    |
|                                               | MIXED 5V/3                        | V or 3 V/5 V OPERATION                      | ·                |        |                  |    |
| DC specifications                             | I                                 |                                             | T                | 1      |                  | r  |
| Input supply current per channel, quiescent   | I <sub>DDI(Q)</sub>               |                                             |                  |        |                  | mA |
| 5 V/3 V operation                             |                                   |                                             |                  | 0.50   | 0.6              |    |
| 3 V/5 V operation                             |                                   |                                             |                  | 0.26   | 0.35             |    |
| Output supply current per channel, quiescent  | I <sub>DDO(Q)</sub>               |                                             |                  |        |                  | mA |
| 5 V/3 V operation                             |                                   |                                             |                  | 0.11   | 0.20             |    |
| 3 V/5 V operation                             |                                   |                                             |                  | 0.19   | 0.25             |    |
| Total supply current, two channels <u>3</u> / |                                   |                                             |                  |        |                  | mA |
| DC to 2 Mbps                                  |                                   |                                             |                  |        |                  |    |
| V <sub>DD1</sub> supply current               | I <sub>DD1(Q)</sub>               |                                             |                  |        |                  |    |
| 5 V/3 V operation                             |                                   | 4/                                          |                  | 1.1    | 1.4              |    |
| 3 V/5 V operation                             |                                   | 4/                                          |                  | 0.6    | 1.0              |    |
| V <sub>DD2</sub> supply current               | I <sub>DD2(Q)</sub>               |                                             |                  |        |                  |    |
| 5 V/3 V operation                             |                                   | <u>4</u> /                                  |                  | 0.2    | 0.6              |    |
| 3 V/5 V operation                             |                                   | <u>-</u> /                                  |                  | 0.5    | 0.8              |    |
| 10 Mbps                                       |                                   |                                             |                  |        |                  |    |
| V <sub>DD1</sub> supply current               | I <sub>DD1(Q)</sub>               |                                             |                  |        |                  |    |
| 5 V/3 V operation                             |                                   | <u>5</u> /                                  |                  | 4.3    | 5.5              |    |
| 3 V/5 V operation                             |                                   |                                             |                  | 2.2    | 3.4              |    |
| V <sub>DD2</sub> supply current               | I <sub>DD2(Q)</sub>               |                                             |                  |        |                  |    |
| 5 V/3 V operation                             |                                   | <u>5</u> /                                  |                  | 0.7    | 1.1              |    |
| 3 V/5 V operation                             |                                   | 5/                                          |                  | 1.3    | 2.0              |    |
| 25 Mbps                                       |                                   | -                                           |                  |        |                  |    |
| V <sub>DD1</sub> supply current               | $I_{DD1(Q)}$                      |                                             |                  |        |                  |    |
| 5 V/3 V operation                             | (4)                               | 6/                                          |                  | 10     | 13               |    |
| 3 V/5 V operation                             |                                   |                                             |                  | 5.2    | 7.7              |    |
| V <sub>DD2</sub> supply current               | $I_{DD2(Q)}$                      | -                                           |                  |        |                  |    |
| 5 V/3 V operation                             | (-)                               | 6/                                          |                  | 1.5    | 2.0              |    |
| 3 V/5 V operation                             |                                   |                                             |                  | 2.8    | 3.4              |    |
| Input currents                                | I <sub>IA</sub> , I <sub>IB</sub> |                                             | -10              | +0.01  | +10              | μA |
| Logic high input threshold                    | VIH                               |                                             | 0.7 x <u>7</u> / |        |                  | V  |
| Logic low input threshold                     | VIL                               |                                             |                  |        | 0.3 x <u>7</u> / |    |
| Logic high output voltages                    | Volu Voru                         | $I_{OX} = -20 \ \mu A$ , $V_{IX} = V_{IXH}$ | <u>7</u> / - 0.1 | 3.0    |                  |    |
|                                               | VOAH, VOBH                        | $I_{OX} = -20 \ \mu A, \ V_{IX} = V_{IXH}$  | <u>7</u> / - 0.5 | 2.8    |                  |    |
|                                               |                                   | $I_{OX} = 20 \ \mu A, V_{IX} = V_{IXL}$     | ļ                | 0.0    | 0.1              |    |
| Logic low output voltages                     | $V_{OAL}, V_{OBL}$                | $I_{OX} = 400 \ \mu A$ , $V_{IX} = V_{IXL}$ |                  | 0.04   | 0.1              |    |
|                                               |                                   | $I_{OX} = 4 \text{ mA}, V_{IX} = V_{IXL}$   |                  | 0.2    | 0.4              |    |

# TABLE I. Electrical performance characteristics - Continued. 1/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | 16236          | V62/12630 |
|                       |      | REV            | PAGE 7    |

# TABLE I. <u>Electrical performance characteristics</u> - Continued. <u>1</u>/

| Test                                                                       | Symbol                                 | Test conditions                               |     | Limits |     | Unit    |
|----------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|-----|--------|-----|---------|
|                                                                            |                                        | <u>16</u> /                                   | Min | Тур    | Max |         |
| MI                                                                         | XED 5V/3V or 3                         | <b>3 V/5 V OPERATION - Continued</b>          |     |        |     |         |
| Switching specifications                                                   |                                        |                                               |     |        | -   |         |
| Minimum pulse width 8/                                                     | PW                                     |                                               |     | 20     | 40  | ns      |
| Maximum data rate <u>9</u> /                                               |                                        |                                               | 25  | 50     |     | Mbps    |
| Propagation delay <u>10</u> /                                              | t <sub>PHL</sub> , t <sub>PLH</sub>    |                                               | 20  |        | 50  | ns      |
| Pulse width distortion,  t <sub>PLH</sub> – t <sub>PHL</sub>   <u>10</u> / | PWD                                    |                                               |     |        | 3   |         |
| Propagation delay skew <u>11</u> /                                         | t <sub>PSK</sub>                       |                                               |     |        | 15  | -       |
| Channel to channel matching <u>12</u> /                                    | t <sub>PSKCD</sub> /t <sub>PSKOD</sub> |                                               |     |        | 3   |         |
| Output rise/fall time (10% to 90%)                                         | t <sub>R</sub> /t <sub>F</sub>         |                                               |     |        |     |         |
| 5 V/3 V operation                                                          |                                        |                                               |     | 3.0    |     |         |
| 3 V/5 V operation                                                          |                                        |                                               |     | 2.5    |     |         |
| Common mode transient immunity                                             |                                        |                                               |     |        |     |         |
| Logic high output <u>13</u> /                                              | CM <sub>H</sub>                        | $V_{IX} = V_{DD1}, V_{DD2}, V_{CM} = 1000 V,$ | 25  | 35     |     | kV/µs   |
|                                                                            |                                        | transient magnitude = 800 V                   |     |        |     |         |
| Logic low output <u>13</u> /                                               | CM∟                                    | $V_{IX} = 0 V, V_{CM} = 1000 V,$              | 25  | 35     |     |         |
|                                                                            |                                        | transient magnitude = 800 V                   |     |        |     |         |
| Refresh rate                                                               | f <sub>r</sub>                         |                                               |     |        |     | Mbps    |
| 5 V/3 V operation                                                          |                                        |                                               |     | 1.2    |     |         |
| 3 V/5 V operation                                                          |                                        |                                               |     | 1.1    |     |         |
| Dynamic supply current per channel 14/                                     | -                                      |                                               |     |        | r   |         |
| Input                                                                      | I <sub>DDI(D)</sub>                    |                                               |     |        |     | mA/Mbps |
| 5 V/3 V operation                                                          |                                        |                                               |     | 0.19   |     |         |
| 3 V/5 V operation                                                          |                                        |                                               |     | 0.10   |     | -       |
| Output                                                                     | I <sub>DDO(D)</sub>                    |                                               |     |        |     |         |
| 5 V/3 V operation                                                          |                                        |                                               |     | 0.03   |     |         |
| 3 V/5 V operation                                                          |                                        |                                               |     | 0.05   |     |         |

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |
|-----------------------|------|----------------|--------------------------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |
|                       |      | REV            | PAGE 8                   |

# TABLE I. Electrical performance characteristics - Continued. 1/

- Testing and other quality control techniques are used to the extent deemed necessary to assure product performance over the 1/ specified temperature range. Product may not necessarily be tested across the full temperature range and all parameters may not necessarily be tested. In the absence of specific parametric testing, product performance is assured by characterization and/or design.
- 2/ All voltages are relative to their respective ground; all min/max specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 5 \text{ V}$ .
- The supply current values are for both channels combined when running at identical data rates. Output supply current values <u>3</u>/ are specified with no output load present.
- DC to 1 MHz logic signal frequency.
- 4/ 5/ 6/ 7/ 8/ 9/ 5 MHz logic signal frequency.
- 12.5 MHz logic signal frequency.
- $(V_{DD1} \text{ or } V_{DD2}).$
- The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.
- The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.
- 10/ tPHL propagation delay is measure from 50% level of the falling edge of the VIX signal to the 50% level of the falling edge of the V<sub>OX</sub> signal. t<sub>PLH</sub> propagation delay is measure from 50% level of the rising edge of the V<sub>IX</sub> signal to the 50% level of the rising edge of the V<sub>OX</sub> signal.
- tPSK is the magnitude of the worst case difference in tPHL and/or tPLH that is measured between units at the same operating <u>11/</u> temperature, supply voltages, and output load within the recommended operating conditions.
- Codirectional channel to channel matching is the absolute value of the difference in propagation delays between any two 12/ channels with inputs on the same side of the isolation barrier. Opposing directional channel to channel matching is the absolute value on the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.
- <u>13/</u>  $CM_{H}$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_{OX} > 0.8 V_{DD2}$ .  $CM_{L}$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_{OX} < 0.8$  V. The common mode voltage slew rates apply to both rising and falling common mode voltage edges. The transient magnitude is the range over which the common mode is slewed.
- Dynamic supply current is the incremental amount of supply current required for a 1 MBps increase in the signal data rate. 14/
- 15/ All voltages are relative to their respective ground; all min/max specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DD2} = 3 V$ .
- All voltages are relative to their respective ground; 5 V/3 V operation: 4.5 V ≤ V<sub>DD1</sub> ≤ 5.5 V, 2.7 V ≤ V<sub>DD2</sub> ≤ 3.6 V. 3 V/5 V 16/ operation: 2.7 V ≤ V<sub>DD1</sub> ≤ 3.6 V, 4.5 V ≤ V<sub>DD2</sub> ≤ 5.5 V; all min/max specifications apply over the entire recommended operating range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = 3.0 \text{ V}$ ,  $V_{DD2} = 5.0 \text{ V}$ ; or  $V_{DD1} = 5.0 \text{ V}$ ,  $V_{DD2} = 3.0 \text{ V}$ .

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |  |
|-----------------------|------|----------------|--------------------------|--|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |  |
|                       |      | REV            | PAGE 9                   |  |





|        | Dimensions  |      |        |      |        |        |        |      |       |  |
|--------|-------------|------|--------|------|--------|--------|--------|------|-------|--|
| Symbol | Millimeters |      | Inches |      | Symbol | Millim | neters | In   | ches  |  |
|        | Min         | Max  | Min    | Max  |        | Min    | Max    | Min  | Max   |  |
| А      | 1.35        | 1.75 | .053   | .068 | E      | 3.80   | 4.00   | .149 | .157  |  |
| A1     | 0.10        | 0.25 | .004   | .009 | E1     | 5.80   | 6.20   | .228 | .244  |  |
| b      | 0.31        | 0.51 | .012   | .020 | е      | 1.27   | BSC    | .050 | ) BSC |  |
| с      | 0.17        | 0.25 | .006   | .009 | L      | 0.40   | 1.27   | .015 | .050  |  |
| D      | 4.80        | 5.00 | .189   | .196 |        |        |        |      |       |  |

# NOTES:

- 1. Controlling dimensions are in millimeters; inch dimensions (in parentheses) are rounded-off millimeter equivalents for reference only and are not appropriate for use in design.
- 2. Falls within JEDEC MS-012-AA.

FIGURE 1. Case outline.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   | V62/12630 |
|                       |      | REV            | PAGE 10   |

|                    | Case outline X     |                    |                    |  |  |  |  |  |
|--------------------|--------------------|--------------------|--------------------|--|--|--|--|--|
| Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol |  |  |  |  |  |
| 1                  | V <sub>DD1</sub>   | 5                  | GND <sub>2</sub>   |  |  |  |  |  |
| 2                  | VIA                | 6                  | V <sub>OB</sub>    |  |  |  |  |  |
| 3                  | V <sub>IB</sub>    | 7                  | V <sub>OA</sub>    |  |  |  |  |  |
| 4                  | GND₁               | 8                  | VDD <sub>2</sub>   |  |  |  |  |  |

| FIGURE 2. | Terminal | connections. |
|-----------|----------|--------------|
|-----------|----------|--------------|

|        | Case outline X   |                                                  |  |  |  |
|--------|------------------|--------------------------------------------------|--|--|--|
| Те     | rminal           | Description                                      |  |  |  |
| Number | Mnemonic         |                                                  |  |  |  |
| 1      | V <sub>DD1</sub> | Supply voltage for isolation side 1              |  |  |  |
| 2      | VIA              | Logic input A.                                   |  |  |  |
| 3      | V <sub>IB</sub>  | Logic input B.                                   |  |  |  |
| 4      | GND <sub>1</sub> | Ground 1. Ground reference for isolation side 1. |  |  |  |
| 5      | GND <sub>2</sub> | Ground 2. Ground reference for isolation side 2. |  |  |  |
| 6      | V <sub>OB</sub>  | Logic output B.                                  |  |  |  |
| 7      | V <sub>OA</sub>  | Logic output A.                                  |  |  |  |
| 8      | VDD <sub>2</sub> | Supply voltage for isolation side 2              |  |  |  |

FIGURE 3. Terminal function.

| V <sub>IA</sub><br>Input | V <sub>IB</sub><br>Input | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub><br>output | V <sub>OB</sub><br>output | Notes      |
|--------------------------|--------------------------|------------------------|------------------------|---------------------------|---------------------------|------------|
| Н                        | Н                        | Powered                | Powered                | Н                         | Н                         |            |
| L                        | L                        | Powered                | Powered                | L                         | L                         |            |
| Н                        | L                        | Powered                | Powered                | Н                         | L                         |            |
| L                        | Н                        | Powered                | Powered                | L                         | Н                         |            |
| Х                        | Х                        | Unpowered              | Powered                | Н                         | Н                         | <u>1</u> / |
| Х                        | Х                        | Powered                | Unpowered              | Indeterminate             | Indeterminate             | 2/         |

1. Outputs return to the input state within 1  $\mu$ s of V<sub>DDI</sub> power restoration. 2. Outputs return to the input state within 1  $\mu$ s of V<sub>DDO</sub> power restoration. 3. H = High, L = Low, X = Undetermined/not relevant.

FIGURE 4. Truth table

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |  |
|-----------------------|------|----------------|--------------------------|--|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |  |
|                       |      | REV            | PAGE 11                  |  |







FIGURE 6. Thermal derating curve.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO  |    |
|-----------------------|------|----------------|---------|----|
| COLUMBUS, OHIO        | A    | 16236          | V62/126 | 30 |
|                       |      | REV            | PAGE 12 | 2  |

### 4. VERIFICATION

4.1 <u>Product assurance requirements</u>. The manufacturer is responsible for performing all inspection and test requirements as indicated in their internal documentation. Such procedures should include proper handling of electrostatic sensitive devices, classification, packaging, and labeling of moisture sensitive devices, as applicable.

# 5. PREPARATION FOR DELIVERY

5.1 <u>Packaging</u>. Preservation, packaging, labeling, and marking shall be in accordance with the manufacturer's standard commercial practices for electrostatic discharge sensitive devices.

## 6. NOTES

6.1 ESDS. Devices are electrostatic discharge sensitive and are classified as ESDS class 1 minimum.

6.2 <u>Configuration control</u>. The data contained herein is based on the salient characteristics of the device manufacturer's data book. The device manufacturer reserves the right to make changes without notice. This drawing will be modified as changes are provided.

6.3 <u>Suggested source(s) of supply</u>. Identification of the suggested source(s) of supply herein is not to be construed as a guarantee of present or continued availability as a source of supply for the item. DLA Land and Maritime maintains an online database of all current sources of supply at <u>http://www.landandmaritime.dla.mil/Programs/Smcr/</u>.

| Vendor item drawing<br>administrative control<br>number <u>1</u> / | Device<br>manufacturer<br>CAGE code | Vendor part number |
|--------------------------------------------------------------------|-------------------------------------|--------------------|
| V62/12630-01XB                                                     | 24355                               | ADuM1200UR-EP-RL7  |

1/ The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation.

#### CAGE code

24355

Source of supply

Analog Devices 1 Technology Way P.O. Box 9106 Norwood, MA 02062-9106

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12630</b> |
|-----------------------|------|----------------|--------------------------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   |                          |
|                       |      | REV            | PAGE 13                  |