# **ESD7424** # Ultra-Low Capacitance ESD Protection # Micro-Packaged Diodes for ESD Protection The ESD7424 is designed to protect voltage sensitive components that require ultra-low capacitance from ESD and transient voltage events. It has industry leading capacitance linearity over voltage making it ideal for RF applications. This capacitance linearity combined with the extremely small package and low insertion loss makes this part well suited for use in antenna line applications for wireless handsets and terminals. #### **Features** - Industry Leading Capacitance Linearity Over Voltage - Ultra-Low Capacitance: < 1.0 pF Max - Insertion Loss: 0.1 dB at 1 GHz; 0.50 dB at 3 GHz - Low Leakage: < 1 μA - Protection for the following IEC Standards: - ◆ IEC61000-4-2 (ESD): Level 4 ±30 kV Contact - ISO 10605 (ESD) 330 pF/330 $\Omega \pm 30$ kV Contact - SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### **Typical Applications** - RF Signal ESD Protection - Automotive Antenna ESD Protection - Near Field Communications - USB 2.0, USB 3.0 #### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------|----------------------| | IEC 61000–4–2 Contact (Note 1) IEC 61000–4–2 Air ISO 10605 Contact (330 pF / 330 $\Omega$ ) ISO 10605 Contact (330 pF / 2 k $\Omega$ ) ISO 10605 Contact (150 pF / 2 k $\Omega$ ) | ESD | ±30<br>±30<br>±30<br>±30<br>±30 | kV<br>kV<br>kV<br>kV | | Total Power Dissipation (Note 2) @ T <sub>A</sub> = 25°C Thermal Resistance, Junction–to–Ambient | $P_{D} \ R_{ hetaJA}$ | 300<br>400 | mW<br>°C/W | | Junction and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+150 | °C | | Lead Solder Temperature – Maximum (10 Second Duration) | TL | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Non–repetitive current pulse at $T_A = 25^{\circ}C$ , per IEC61000–4–2 waveform. - 2. Mounted with recommended minimum pad size, DC board FR-4 ## ON Semiconductor® www.onsemi.com #### MARKING DIAGRAM UDFN2 CASE 517CZ K = Specific Device CodeM = Date Code #### \_ \_\_\_\_\_ #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|--------------------|-----------------------| | ESD7424MUT5G | UDFN2<br>(Pb-Free) | 8000 / Tape &<br>Reel | | SZESD7424MUT5G | UDFN2<br>(Pb-Free) | 8000 / Tape &<br>Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ | Symbol | Parameter | | |-----------------|----------------------------------------------------|--| | I <sub>PP</sub> | Maximum Reverse Peak Pulse Current | | | V <sub>C</sub> | Clamping Voltage @ I <sub>PP</sub> | | | $V_{RWM}$ | Working Peak Reverse Voltage | | | I <sub>R</sub> | Maximum Reverse Leakage Current @ V <sub>RWM</sub> | | | V <sub>BR</sub> | Breakdown Voltage @ I <sub>T</sub> | | | I <sub>T</sub> | Test Current | | <sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters. ### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-------------------------|----------------|------------------------------------------------------------------------------------|-----|--------------|------------|------| | Reverse Working Voltage | $V_{RWM}$ | | | | 24 | V | | Breakdown Voltage | $V_{BR}$ | I <sub>T</sub> = 1 mA (Note 3) | 26 | 30 | | V | | Reverse Leakage Current | I <sub>R</sub> | V <sub>RWM</sub> = 24 V | | | 1.0 | μΑ | | Clamping Voltage TLP | V <sub>C</sub> | I <sub>PP</sub> = ±8 A (Note 4)<br>I <sub>PP</sub> = ±16 A (Note 4) | | 38<br>45 | | V | | Junction Capacitance | СЈ | $V_R = 0 \text{ V, } f = 1 \text{ MHz}$<br>$V_R = 0 \text{ V, } f = 1 \text{ GHz}$ | | 0.6 | 1.0<br>0.7 | pF | | Dynamic Resistance | $R_{DYN}$ | TLP Pulse | | 1.05 | | Ω | | Insertion Loss | | f = 1 GHz<br>f = 3 GHz | | 0.10<br>0.50 | | dB | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 3. Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1. - 4. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: $Z_0 = 50 \Omega$ , $t_p = 100 \text{ ns}$ , $t_r = 4 \text{ ns}$ , averaging window; $t_1 = 30 \text{ ns}$ to $t_2 = 60 \text{ ns}$ . Figure 1. IEC61000-4-2 +8 kV Contact ESD Clamping Voltage Figure 2. IEC61000-4-2 -8 kV Contact ESD Clamping Voltage #### **ESD7424** # **TYPICAL CHARACTERISTICS** 1.0 0.9 0.8 CAPACITANCE (pF) 0.7 0.6 0.5 0.4 0.3 0.2 0.1 f = 1 MHz-24 -20 -16 -12 -8 0 12 16 20 24 -4 VOLTAGE (V) Figure 3. Typical IV Characteristics Figure 4. Typical CV Characteristics Figure 5. Typical Insertion Loss ESD7424MUT5G Figure 6. Typical Capacitance over Frequency ESD7424MUT5G #### IEC 61000-4-2 Spec. | Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) | |-------|------------------------|------------------------------|----------------------|-------------------------| | 1 | 2 | 7.5 | 4 | 2 | | 2 | 4 | 15 | 8 | 4 | | 3 | 6 | 22.5 | 12 | 6 | | 4 | 8 | 30 | 16 | 8 | Figure 7. IEC61000-4-2 Spec Figure 8. Diagram of ESD Clamping Voltage Test Setup The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices. #### **ESD Voltage Clamping** For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D. Figure 9. Positive TLP I-V Curve Figure 10. Negative TLP I-V Curve NOTE: TLP parameter: $Z_0 = 50 \ \Omega$ , $t_p = 100 \ ns$ , $t_r = 300 \ ps$ , averaging window: $t_1 = 30 \ ns$ to $t_2 = 60 \ ns$ . $V_{IEC}$ is the equivalent voltage stress level calculated at the secondary peak of the IEC 61000–4–2 waveform at $t = 30 \ ns$ with 2 A/kV. See TLP description below for more information. #### Transmission Line Pulse (TLP) Measurement Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 11. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 12 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. Figure 11. Simplified Schematic of a Typical TLP System Figure 12. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms #### ESD7424 #### PACKAGE DIMENSIONS UDFN2 1.6x1.0, 1.1P CASE 517CZ ISSUE B - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.45 | 0.55 | | | A1 | | 0.05 | | | b | 0.83 | 0.93 | | | D | 1.60 BSC | | | | E | 1.00 BSC | | | | е | 1.10 BSC | | | | L | 0.35 | 0.45 | | #### **RECOMMENDED** SOLDERING FOOTPRINT DIMENSIONS: MILLIMETERS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative