|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           | REVIS | SIONS                    | ;                        |                      |                         |                         |                        |                |       |  |
|---------------------------|------------------------------------------------------|----------|--------------|------------------------|----------------------|-------|-------|-----|------|-------|-------------------------------------------------------------------------------------------|-------|--------------------------|--------------------------|----------------------|-------------------------|-------------------------|------------------------|----------------|-------|--|
|                           |                                                      |          | F            | LTR                    | 2                    |       |       |     | DESC | RIPTI | ON                                                                                        |       |                          |                          | D                    | ATE                     |                         |                        | \PPR(          | OVED  |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| Prepared                  | d in acco                                            | rdance w | /ith ASME    | Ξ Υ14.:                | 24                   |       |       | ·   |      | ·     |                                                                                           | ·     |                          | ·                        |                      |                         | Ve                      | ndor it                | em dr          | awing |  |
| REV                       | $\parallel$                                          |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          | <u> </u>             |                         |                         |                        |                |       |  |
| PAGE                      |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| REV                       |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| PAGE                      |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| REV ST                    | ATUS                                                 | RE       | V            |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| OF PAG                    | OF PAGES PAGE                                        |          |              | 1                      | 2                    | 3     | 4     | 5   | 6    | 7     | 8                                                                                         | 9     | 10                       | 11                       | 12                   | 13                      | 14                      | 15                     | 16             | 17    |  |
| PMIC N/                   | Ά                                                    |          | PREP<br>RICK | <b>′ARED</b><br>≺ OFFI | ) BY<br>ICER         | ł     |       |     |      |       | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990<br>http://www.landandmaritime.dla.mil/ |       |                          |                          |                      |                         |                         |                        |                |       |  |
| Original o<br>Y           | Original date of drawing<br>YY-MM-DD RAJESH PITHADIA |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |
| 13-01-10 <b>API</b><br>CH |                                                      |          | APPR<br>CHA  | RLES                   | <b>) BY</b><br>F. S. | AFFL  | E     |     |      |       | 65 MIC<br>65 M                                                                            | NVEF  | 3, 1.8<br>3, 1.8<br>RTEF | JII, I<br>3 V A<br>8, MC | DIGH<br>NAL(<br>DNOL | DG TO<br>JG TO<br>ITHIO | LINE#<br>O DI(<br>C SIL | AR, 1<br>GITA<br>LICOI | Л<br>Г<br>6 ВП | ,     |  |
|                           |                                                      |          | SIZI         | E (                    | COD                  | E IDE | NT. N | 0.  |      |       | DWC                                                                                       | G NO. |                          |                          |                      |                         |                         |                        |                |       |  |
|                           |                                                      |          | Α            |                        |                      |       | 16    | 236 |      |       |                                                                                           |       |                          | ١                        | /62                  | 2/12                    | 266                     | 0                      |                |       |  |
| PEV                       |                                                      |          |              |                        |                      |       |       |     |      |       |                                                                                           |       |                          |                          |                      |                         |                         |                        |                |       |  |

1. SCOPE

1.1 <u>Scope</u>. This drawing documents the general requirements of a high performance 16 bit, 65 million samples per second (MSPS), 1.8 V analog to digital converter microcircuit, with an operating temperature range of -55°C to +125°C.

1.2 <u>Vendor Item Drawing Administrative Control Number</u>. The manufacturer's PIN is the item of identification. The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation:

|                | <u>V62/12660</u> -<br><br>Drawing<br>number | 01<br>Device type<br>(See 1.2.1) | Case outline<br>(See 1.2.2) | Lead finish<br>(See 1.2.3)       |        |
|----------------|---------------------------------------------|----------------------------------|-----------------------------|----------------------------------|--------|
| 1.2.1 <u> </u> | <u>Device type(s)</u> .                     |                                  |                             |                                  |        |
|                | Device type                                 | Generic                          | <u>(</u>                    | Circuit function                 |        |
|                | 01                                          | AD9266                           | 16 bit, 65 M                | SPS, 1.8 V analog to digital con | verter |
|                |                                             |                                  |                             |                                  |        |

1.2.2 <u>Case outline(s)</u>. The case outline(s) are as specified herein.

| Outline letter | Number of pins | JEDEC PUB 95  | Package style          |
|----------------|----------------|---------------|------------------------|
| Х              | 32             | MO-220-WHHD-5 | Thin quad chip carrier |

1.2.3 Lead finishes. The lead finishes are as specified below or other lead finishes as provided by the device manufacturer:

| Finish designator | Material             |
|-------------------|----------------------|
| A                 | Hot solder dip       |
| B                 | Tin-lead plate       |
| C                 | Gold plate           |
| D                 | Palladium            |
| E                 | Gold flash palladium |
| Z                 | Other                |

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   | V62/12660 |
|                       |      | REV            | PAGE 2    |

## 1.3 Absolute maximum ratings. 1/

| Analog voltage 1.8 V (AV_{DD}) to analog ground (AGND)                                       | -0.3 V to +2.0 V                    |
|----------------------------------------------------------------------------------------------|-------------------------------------|
| Voltage supply for driver domain (DRV <sub>DD</sub> ) to AGND                                | -0.3 V to +3.9 V                    |
| Positive analog input (+V <sub>IN</sub> ), negative analog input (-V <sub>IN</sub> ) to AGND | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Clock input (+CLK), clock input (-CLK) to AGND                                               | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Reference voltage (V <sub>REF</sub> ) to AGND                                                | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Reference selection (SENSE) to AGND                                                          | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Analog output voltage (V <sub>CM</sub> ) to AGND                                             | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Set analog current bias (RBIAS) to AGND                                                      | -0.3 V to AV <sub>DD</sub> + 0.2 V  |
| Serial port interface (SPI) chip select (CSB) to AGND                                        | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| SPI clock input (SCLK) / data format selection (DFS) to AGND                                 | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| SPI data input/output (SDIO) / non-SPI mode power down (PDWN) to AGND                        | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| Chip mode select input (MODE) / out of range digital output in SPI mode (OR) to AGND         | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| ADC digital outputs (D1_D0 through D15_D14) to AGND                                          | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| Data clock digital output (DCO) to AGND                                                      | -0.3 V to DRV <sub>DD</sub> + 0.3 V |
| Maximum junction temperature under bias (T <sub>J</sub> )                                    | 150°C                               |
| Storage temperature range (T <sub>STG</sub> )                                                | -65°C to +150°C                     |

### 1.4 Recommended operating conditions. 2/

## 1.5 <u>Thermal characteristics</u>.

| Thermal metric                                      | Symbol |      | Unit |      |       |
|-----------------------------------------------------|--------|------|------|------|-------|
| Airflow velocity                                    |        | 0    | 1.0  | 2.5  | m/sec |
| Thermal resistance, junction-to-ambient <u>3/4/</u> | θJA    | 37.1 | 32.4 | 29.1 | °C/W  |
| Thermal resistance, junction-to-case 3/5/           | θJC    | 3.1  |      |      | °C/W  |
| Thermal resistance, junction-to-board 3/6/          | θJB    | 20.7 |      |      | °C/W  |
| Characterization parameter, junction-to-top 3/4/    | ΨJT    | 0.3  | 0.5  | 0.8  | °C/W  |

1/ Stresses beyond those listed under "absolute maximum rating" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2/ Use of this product beyond the manufacturers design rules or stated parameters is done at the user's risk. The manufacturer and/or distributor maintain no responsibility or liability for product used beyond the stated limits.

3/ Per JEDEC JESD51-7 plus JEDEC JESD 51-5 test board.

4/ Per JEDEC JESD51-2 (still air) or JEDEC JESD 51-6 (moving air).

5/ Per MIL-STD-883, method 1021, thermal characteristics.

 $\overline{6}$ / Per JEDEC JESD 51-8 (still air).

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |  |
|-----------------------|------|----------------|-----------|--|
| COLUMBUS, OHIO        | A    | 16236          | V62/12660 |  |
|                       |      | REV            | PAGE 3    |  |

### 2. APPLICABLE DOCUMENTS

| JEDEC PUB 95   | - | Registered and Standard Outlines for Semiconductor Devices                                                       |
|----------------|---|------------------------------------------------------------------------------------------------------------------|
| EIA/JEDEC 51-5 | - | Extension of Thermal Conductivity Test Board Standards for Packages with Direct Thermal<br>Attachment Mechanisms |
| EIA/JEDEC 51-6 | - | Integrated Circuit Thermal Test Method Environmental Conditions - Forced Convection (Moving Air)                 |
| EIA/JEDEC 51-7 | - | High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages                                 |
| EIA/JEDEC 51-8 | - | Integrated Circuits Thermal Test Method Environment Conditions – Junction-to-Board                               |

(Applications for copies should be addressed to the Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834 or online at http://www.jedec.org)

### DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-883 - Test Method Standard Microcircuits.

(Copies of these documents are available online at <u>https://assist.dla.mil/quicksearch/</u> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

### 3. REQUIREMENTS

3.1 <u>Marking</u>. Parts shall be permanently and legibly marked with the manufacturer's part number as shown in 6.3 herein and as follows:

- A. Manufacturer's name, CAGE code, or logo
- B. Pin 1 identifier
- C. ESDS identification (optional)

3.2 <u>Unit container</u>. The unit container shall be marked with the manufacturer's part number and with items A and C (if applicable) above.

3.3 <u>Electrical characteristics</u>. The maximum and recommended operating conditions and electrical performance characteristics are as specified in 1.3, 1.4, and table I herein.

3.4 Design, construction, and physical dimension. The design, construction, and physical dimensions are as specified herein.

3.5 Diagrams.

3.5.1 <u>Case outline</u>. The case outline shall be as shown in 1.2.2 and figure 1.

3.5.2 <u>Terminal connections</u>. The terminal connections shall be as shown in figure 2.

3.5.3 CMOS output data timing waveforms. The CMOS output data timing waveforms shall be as shown in figure 3.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 4           |

| Test                                          | Symbol | Conditions 2/ | Temperature,<br>T₄ | Device<br>type | Lir      | nits          | Unit       |
|-----------------------------------------------|--------|---------------|--------------------|----------------|----------|---------------|------------|
|                                               |        |               |                    |                | Min      | Max           |            |
| DC specifications.                            |        |               |                    |                |          |               |            |
| Resolution                                    |        |               | -55°C to +125°C    | 01             | 16       |               | Bits       |
| Accuracy.                                     |        |               |                    |                |          |               |            |
| No missing codes                              |        |               | -55°C to +125°C    | 01             | Guara    | anteed        |            |
| Offset error                                  |        |               | -55°C to +125°C    | 01             |          | ±0.30         | %FSR       |
| Gain error <u>3</u> /                         |        |               | +25°C              | 01             | -1.3 t   | ypical        | %FSR       |
| Differential <u>4</u> /<br>nonlinearity error | DNL    |               | +25°C              | 01             | -0.5/+1. | 0 typical     | LSB        |
|                                               |        |               | -55°C to +125°C    |                |          | -0.9/<br>+1.7 |            |
| Integral nonlinearity <u>4</u> /              | INL    |               | +25°C              | 01             | ±2.61    | typical       | LSB        |
| error                                         |        |               | -55°C to +125°C    |                |          | ±6.5          |            |
| Offset error temperature drift                |        |               | -55°C to +125°C    | 01             | ±2 ty    | /pical        | ppm/<br>°C |
| Internal voltage reference.                   |        |               |                    | •              | •        |               | •          |
| Output voltage                                |        | 1 V mode      | -55°C to +125°C    | 01             | 0.983    | 1.007         | V          |
| Load regulation error at 1.0 mA               |        |               | +25°C              | 01             | 2 ty     | pical         | mV         |
| Input referred noise                          |        |               |                    |                |          |               |            |
| Input referred noise                          |        | VREF = 1.0 V  | +25°C              | 01             | 2.8 t    | ypical        | LSB<br>rms |
| Analog input.                                 |        |               |                    |                |          |               |            |
| Input span,<br>VREF = 1.0 V                   |        |               | +25°C              | 01             | 2 ty     | pical         | VPP        |
| Input capacitance 5/                          | CIN    |               | +25°C              | 01             | 6.5 t    | ypical        | pF         |
| Input common mode<br>voltage                  |        |               | +25°C              | 01             | 0.9 t    | ypical        | V          |
| Input common mode range                       |        |               | -55°C to +125°C    | 01             | 0.5      | 1.3           | V          |

# TABLE I. <u>Electrical performance characteristics</u>. <u>1</u>/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 5           |

| Test                                                         | Symbol             | Conditions <u>2</u> /      | Temperature,    | Device<br>type | Lir         | nits    | Unit |
|--------------------------------------------------------------|--------------------|----------------------------|-----------------|----------------|-------------|---------|------|
|                                                              |                    |                            | I A             | .76.5          | Min         | Max     | -    |
| Reference input resistance                                   |                    |                            | -55°C to +125°C | 01             | 7.5 typical |         | kΩ   |
| Power supplies.                                              |                    | 1                          |                 |                | 1           |         |      |
| Supply voltage for<br>ADC core domain                        | AV <sub>DD</sub>   |                            | -55°C to +125°C | 01             | 1.7         | 1.9     | V    |
| Supply voltage for<br>output driver domain                   | DRV <sub>DD</sub>  |                            | -55°C to +125°C | 01             | 1.7         | 3.6     | V    |
| Supply current for <u>4</u> /<br>ADC core domain             | IAV <sub>DD</sub>  |                            | -55°C to +125°C | 01             |             | 62.2    | mA   |
| Supply current for <u>4</u> /<br>for output driver<br>domain | IDRV <sub>DD</sub> | At 1.8 V                   | +25°C           | 01             | 5.2 typical |         | mA   |
| Supply current for <u>4</u> /<br>for output driver<br>domain | IDRV <sub>DD</sub> | At 3.3 V                   | +25°C           | 01             | 9.3 typical |         | mA   |
| Power consumption.                                           | •                  |                            |                 |                |             |         |      |
| DC input                                                     |                    |                            | +25°C           | 01             | 107 t       | ypical  | mW   |
| Sine wave input <u>4</u> /                                   |                    | DRV <sub>DD</sub> = 1.8 V  | -55°C to +125°C | 01             |             | 122     | mW   |
|                                                              |                    | DRV <sub>DD</sub> = 3.3 V  | +25°C           |                | 132 t       | ypical  | _    |
| Standby power <u>6</u> /                                     |                    |                            | +25°C           | 01             | 44 ty       | /pical  | mW   |
| Power down power.                                            |                    |                            | +25°C           | 01             | 0.5 t       | ypical  | mW   |
| AC specification                                             | ·                  |                            |                 |                |             |         |      |
| Signal to noise ratio                                        | SNR                | f <sub>IN</sub> = 9.7 MHz  | +25°C           | 01             | 77.6        | typical | dBFS |
|                                                              |                    | f <sub>IN</sub> = 30.5 MHz | +25°C           |                | 77.4        | typical |      |
|                                                              |                    |                            | -55°C to +125°C | -              | 76.5        |         | -    |
|                                                              |                    | f <sub>IN</sub> = 70 MHz   | +25°C           |                | 76.4        | typical |      |
| Signal to noise and distortion                               | SINAD              | f <sub>IN</sub> = 9.7 MHz  | +25°C           | 01             | 77.4        | typical | dBFS |
|                                                              |                    | f <sub>IN</sub> = 30.5 MHz | +25°C           |                | 77.2        | typical |      |
|                                                              |                    |                            | -55°C to +125°C |                | 76.0        |         | 1    |
|                                                              |                    | f <sub>IN</sub> = 70 MHz   | +25°C           |                | 76.3        | typical | 1    |

|          | Electrical | nerformance | characteristics |              | 1/       |
|----------|------------|-------------|-----------------|--------------|----------|
| IADLL I. |            | periornance | characteristics | - Continueu. | <u> </u> |

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 6           |

| Test Symbol                       |      | Conditions <u>2</u> /                | Temperature,<br>T₄         | Device<br>type | Limits                       |         | Unit   |
|-----------------------------------|------|--------------------------------------|----------------------------|----------------|------------------------------|---------|--------|
|                                   |      |                                      |                            |                | Min                          | Max     |        |
| AC specification – contin         | ued. |                                      |                            |                |                              |         |        |
| Effective number of               | ENOB | f <sub>IN</sub> = 9.7 MHz            | +25°C                      | 01             | 12.6 typical<br>12.5 typical |         | Bits   |
| 510                               |      | f <sub>IN</sub> = 30.5 MHz           | +25°C                      |                |                              |         |        |
|                                   |      |                                      | -55°C to +125°C            |                | 12.3                         |         |        |
|                                   |      | f <sub>IN</sub> = 70 MHz             | +25°C                      |                | 12.4                         | typical |        |
| Worst second or third             |      | f <sub>IN</sub> = 9.7 MHz            | +25°C                      | 01             | -94 t                        | ypical  | dBc    |
| namonic                           |      | f <sub>IN</sub> = 30.5 MHz           | +25°C                      |                | -93 typical                  |         |        |
|                                   |      |                                      | -55°C to +125°C            |                |                              | -80     |        |
|                                   |      | f <sub>IN</sub> = 70 MHz             | +25°C                      |                | -93 t                        | ypical  |        |
| Spurious free dynamic             | SFDR | f <sub>IN</sub> = 9.7 MHz            | +25°C                      | 01             | 94 typical                   |         | dBc    |
| Tango                             |      |                                      | f <sub>IN</sub> = 30.5 MHz | +25°C          |                              | 93 ty   | /pical |
|                                   |      |                                      | -55°C to +125°C            |                | 80                           |         |        |
|                                   |      | f <sub>IN</sub> = 70 MHz             | +25°C                      |                | 93 ty                        | /pical  |        |
| Worst other<br>(barmonic or spur) |      | f <sub>IN</sub> = 9.7 MHz            | +25°C                      | 01             | -92 t                        | ypical  | dBFS   |
| (namone or spur)                  |      | f <sub>IN</sub> = 30.5 MHz           | +25°C                      |                | -101                         | typical |        |
|                                   |      |                                      | -55°C to +125°C            |                |                              | -88     |        |
|                                   |      | f <sub>IN</sub> = 70 MHz             | +25°C                      |                | -98 t                        | ypical  |        |
| Two tone SFDR                     |      | f <sub>IN</sub> = 30.5 MHz (-7 dBFS) | +25°C                      | 01             | 90 ty                        | /pical  | dBc    |
|                                   |      | f <sub>IN</sub> = 32.5 MHz (-7 dBFS) | 1                          |                | 90 ty                        | /pical  |        |
| Analog input bandwidth            |      |                                      | +25°C                      | 01             | 700 t                        | ypical  | MHz    |

 TABLE I.
 Electrical performance characteristics – Continued.
 1/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 7           |

| Test                         | Symbol          | Conditions 2/         | Temperature,<br>T₄ | Device<br>type | Lii          | Limits                     |                 |  |  |  |  |
|------------------------------|-----------------|-----------------------|--------------------|----------------|--------------|----------------------------|-----------------|--|--|--|--|
|                              |                 |                       |                    |                | Min          | Max                        |                 |  |  |  |  |
| Digital specifications.      |                 |                       |                    |                |              |                            |                 |  |  |  |  |
| Differential clock inputs (  | +CLK, -CLK      | ()                    |                    |                |              |                            |                 |  |  |  |  |
| Logic compliance             |                 | CMOS / LVDS / LVPECL  |                    |                |              |                            |                 |  |  |  |  |
| Internal common<br>mode bias |                 |                       | -55°C to +125°C    | 01             | 0.9 t        | ypical                     | V               |  |  |  |  |
| Differential input voltage   |                 |                       | -55°C to +125°C    | 01             | 0.2          | 3.6                        | V <sub>PP</sub> |  |  |  |  |
| Input voltage range          |                 |                       | -55°C to +125°C    | 01             | GND –<br>0.3 | AV <sub>DD</sub> +<br>0.2  | V               |  |  |  |  |
| High level input current     | Ι <sub>ΙL</sub> |                       | -55°C to +125°C    | 01             | -10          | +10                        | μA              |  |  |  |  |
| Low level input current      | Ιн              |                       | -55°C to +125°C    | 01             | -10          | +10                        | μA              |  |  |  |  |
| Input resistance             | R <sub>IN</sub> |                       | -55°C to +125°C    | 01             | 8            | 12                         | kΩ              |  |  |  |  |
| Input capacitance            | C <sub>IN</sub> |                       | +25°C              | 01             | 4 ty         | vpical                     | pF              |  |  |  |  |
| Logic inputs (SCLK/DFS       | , MODE, SC      | DIO/PDWN). <u>7</u> / |                    |                |              |                            |                 |  |  |  |  |
| High level input voltage     | VIH             |                       | -55°C to +125°C    | 01             | 1.2          | DRV <sub>DD</sub><br>+ 0.3 | V               |  |  |  |  |
| Low level input voltage      | VIL             |                       | -55°C to +125°C    | 01             | 0            | 0.8                        | V               |  |  |  |  |
| High level input current     | Ιн              |                       | -55°C to +125°C    | 01             | -50          | -75                        | μA              |  |  |  |  |
| Low level input current      | Ι <sub>ΙL</sub> |                       | -55°C to +125°C    | 01             | -10          | +10                        | μA              |  |  |  |  |
| Input resistance             | R <sub>IN</sub> |                       | -55°C to +125°C    | 01             | 30 t         | ypical                     | kΩ              |  |  |  |  |
| Input capacitance            | C <sub>IN</sub> |                       | -55°C to +125°C    | 01             | 2 ty         | vpical                     | pF              |  |  |  |  |

# TABLE I. <u>Electrical performance characteristics</u> - Continued. <u>1</u>/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | 16236          | V62/12660 |
|                       |      | REV            | PAGE 8    |

| Test                        | Symbol          | Conditions 2/                                               | Temperature,<br>Ta | Device<br>type | Li         | mits                       | Uni<br>t |
|-----------------------------|-----------------|-------------------------------------------------------------|--------------------|----------------|------------|----------------------------|----------|
|                             |                 |                                                             |                    |                | Min        | Max                        |          |
| Digital specifications – co | ontinued.       |                                                             |                    |                |            |                            |          |
| Logic inputs (CSB) 8/       |                 |                                                             |                    |                |            |                            |          |
| High level input voltage    | VIH             |                                                             | -55°C to +125°C    | 01             | 1.2        | DRV <sub>DD</sub><br>+ 0.3 | V        |
| Low level input voltage     | VIL             |                                                             | -55°C to +125°C    | 01             | 0          | 0.8                        | V        |
| High level input current    | Ιн              |                                                             | -55°C to +125°C    | 01             | -10        | +10                        | μΑ       |
| Low level input current     | IIL             |                                                             | -55°C to +125°C    | 01             | 40         | 135                        | μΑ       |
| Input resistance            | R <sub>IN</sub> |                                                             | -55°C to +125°C    | 01             | 26 typical |                            | kΩ       |
| Input capacitance           | C <sub>IN</sub> |                                                             | -55°C to +125°C    | 01             | 2 typical  |                            | pF       |
| Digital outputs             |                 |                                                             |                    |                |            |                            |          |
| High level output voltage   | Vон             | $DRV_{DD} = 3.3 \text{ V}, \text{ I}_{OH} = 50 \mu\text{A}$ | -55°C to +125°C    | 01             | 3.29       |                            | V        |
|                             |                 | DRV <sub>DD</sub> = 3.3 V, I <sub>OH</sub> = 0.5 mA         |                    |                | 3.25       |                            |          |
| Low level output            | VOL             | DRV <sub>DD</sub> = 3.3 V, I <sub>OL</sub> = 1.6 mA         | -55°C to +125°C    | 01             |            | 0.2                        | V        |
|                             |                 | $DRV_DD$ = 3.3 V, $I_OL$ = 50 µA                            |                    |                |            | 0.05                       |          |
| High level output voltage   | Vон             | DRV <sub>DD</sub> = 1.8 V, I <sub>OH</sub> = 50 μA          | -55°C to +125°C    | 01             | 1.79       |                            | V        |
|                             |                 | DRV <sub>DD</sub> = 1.8 V, I <sub>OH</sub> = 0.5 mA         |                    |                | 1.75       |                            |          |
| Low level output voltage    | Vol             | DRV <sub>DD</sub> = 1.8 V, I <sub>OL</sub> = 1.6 mA         | -55°C to +125°C    | 01             |            | 0.2                        | V        |
|                             |                 | DRV <sub>DD</sub> = 1.8 V, I <sub>OL</sub> = 50 μA          |                    |                |            | 0.05                       |          |

# TABLE I. Electrical performance characteristics – Continued. 1/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.   |
|-----------------------|------|----------------|-----------|
| COLUMBUS, OHIO        | A    | 16236          | V62/12660 |
|                       |      | REV            | PAGE 9    |

| Test                                                          | Symbol           | Conditions 2/ | Temperature,    | Device<br>type | Lir            | Limits  |        |  |  |  |  |
|---------------------------------------------------------------|------------------|---------------|-----------------|----------------|----------------|---------|--------|--|--|--|--|
|                                                               |                  |               | .4              |                | Min            | Max     |        |  |  |  |  |
| Switching specifications.                                     |                  |               |                 |                |                |         |        |  |  |  |  |
| Clock input parameters.                                       |                  |               |                 |                |                |         |        |  |  |  |  |
| Input clock rate                                              |                  |               | -55°C to +125°C | 01             |                | 520     | MHz    |  |  |  |  |
| Conversion rate <u>9</u> /                                    |                  |               | -55°C to +125°C | 01             | 3              | 65      | MSPS   |  |  |  |  |
| CLK period divide by 1<br>mode                                | <sup>t</sup> CLK |               | -55°C to +125°C | 01             | 15.38          |         | ns     |  |  |  |  |
| CLK pulse width high                                          | tCH              |               | +25°C           | 01             | 7.69           | typical | ns     |  |  |  |  |
| Aperture delay                                                | tA               |               | -55°C to +125°C | 01             | 1.0 t          | ypical  | ns     |  |  |  |  |
| Aperture uncertainty jitter                                   | tj               |               | -55°C to +125°C | 01             | 0.1 typical    |         | ps rms |  |  |  |  |
| Data output parameters                                        | · · · · · ·      |               |                 |                |                |         |        |  |  |  |  |
| Data propagation delay                                        | t <sub>PD</sub>  |               | -55°C to +125°C | 01             | 3 ty           | pical   | ns     |  |  |  |  |
| DCO propagation delay                                         | tDCO             |               | -55°C to +125°C | 01             | 3 typical      |         | ns     |  |  |  |  |
| DCO to data skew                                              | tSKEW            |               | -55°C to +125°C | 01             | 0.1 t <u>y</u> | ypical  | ns     |  |  |  |  |
| Pipeline delay                                                | Latency          |               | -55°C to +125°C | 01             | 9 ty           | pical   | Cycles |  |  |  |  |
| Wake up time <u>10</u> /                                      |                  |               | -55°C to +125°C | 01             | 350 t          | ypical  | μS     |  |  |  |  |
| Standby                                                       |                  |               | -55°C to +125°C | 01             | 300 t          | ypical  | ns     |  |  |  |  |
| Out of range recovery time                                    |                  |               | -55°C to +125°C | 01             | 2 ty           | pical   | Cycles |  |  |  |  |
| Timing specifications.                                        |                  |               | ·               |                |                |         |        |  |  |  |  |
| SPI timing requirements.                                      |                  |               |                 |                |                |         |        |  |  |  |  |
| Setup time between<br>the data and the rising<br>edge of SCLK | t <sub>DS</sub>  |               | -55°C to +125°C | 01             | 2              |         | ns     |  |  |  |  |
| Hold time between<br>the data and the rising<br>edge of SCLK  | tDH              |               | -55°C to +125°C | 01             | 2              |         | ns     |  |  |  |  |
| Period of the SCLK                                            | t <sub>CLK</sub> |               | -55°C to +125°C | 01             | 40             |         | ns     |  |  |  |  |

# TABLE I. Electrical performance characteristics - Continued. 1/

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 10          |

| Test                                                                                                              | Symbol               | Conditions 2/ | Temperature,<br>T₄ | Device<br>type | Lin | nits | Unit |  |  |
|-------------------------------------------------------------------------------------------------------------------|----------------------|---------------|--------------------|----------------|-----|------|------|--|--|
|                                                                                                                   |                      |               |                    |                | Min | Max  |      |  |  |
| Timing specifications - continued.                                                                                |                      |               |                    |                |     |      |      |  |  |
| SPI timing requirements -                                                                                         | continued.           |               |                    |                |     |      |      |  |  |
| Setup time between<br>CSB and SCLK                                                                                | tS                   |               | -55°C to +125°C    | 01             | 2   |      | ns   |  |  |
| Hold time between<br>CSB and SCLK                                                                                 | t <sub>H</sub>       |               | -55°C to +125°C    | 01             | 2   |      | ns   |  |  |
| SCLK pulse width high                                                                                             | thigh                |               | -55°C to +125°C    | 01             | 10  |      | ns   |  |  |
| SCLK pulse width low                                                                                              | tLOW                 |               | -55°C to +125°C    | 01             | 10  |      | ns   |  |  |
| Time required for the<br>SDIO pin to switch<br>from an input to an<br>output relative to the<br>SCLK falling edge | <sup>t</sup> EN_SDIO |               | -55°C to +125°C    | 01             | 10  |      | ns   |  |  |
| Time required for the<br>SDIO pin to switch<br>from an output to an<br>input relative to the<br>SCLK rising edge  | tDIS_SDIO            |               | -55°C to +125°C    | 01             | 10  |      | ns   |  |  |

## TABLE I. <u>Electrical performance characteristics</u> – Continued. <u>1</u>/

- 1/ Testing and other quality control techniques are used to the extent deemed necessary to assure product performance over the specified temperature range. Product may not necessarily be tested across the full temperature range and all parameters may not necessarily be tested. In the absence of specific parametric testing, product performance is assured by characterization and/or design.
- 2/ Unless otherwise specified, AV<sub>DD</sub> = 1.8 V, DRV<sub>DD</sub> = 1.8 V, maximum sample rate, 2 V<sub>PP</sub> differential input, 1.0 V internal reference, AIN = -1.0 dBFS, 50 % duty cycle clock, and DCS disabled.
- 3/ Measured with 1.0 V external reference.
- <u>4</u>/ Measured with a 10 MHz input frequency at rated sample rate, full scale sine wave, with approximately 5 pF loading on each output bit.
- 5/ Input capacitance refers to the effective capacitance between the differential inputs.
- 6/ Standby power is measured with a dc input and the CLK active.
- <u>7</u>/ Internal 30 k $\Omega$  pull down.
- <u>8/</u> Internal 30 k $\Omega$  pull up.
- 9/ Conversion rate is the clock rate after the CLK divider.
- 10/ Wake up time is dependent on the value of the decoupling capacitors.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 11          |



FIGURE 1. Case outline.

BOTTOM VIEW

ΠΠ

1

32

C

8

9 L1 \_

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 12          |

|        | Dimensions |      |             |      |
|--------|------------|------|-------------|------|
| Symbol | Inches     |      | Millimeters |      |
|        | Min        | Max  | Min         | Max  |
| А      | .027       | .031 | 0.70        | 0.80 |
| A1     | .0007      | .001 | 0.02        | 0.05 |
| A2     | .007 REF   |      | 0.20 REF    |      |
| b      | .007       | .011 | 0.18        | 0.30 |
| D/E    | .192       | .200 | 4.90        | 5.10 |
| D1/E1  | .139       | .147 | 3.55        | 3.75 |
| L      | .011       | .019 | 0.30        | 0.50 |
| L1     | .009       |      | 0.25        |      |

NOTES:

- Controlling dimensions are millimeter, inch dimensions are given for reference only.
   For proper connection of the exposed pad, refer to the pin configuration and function descriptions section of the manufacturer's datasheet.
- 3. Falls within reference to JEDEC MO-220-WHHD-5.

FIGURE 1. Case outline - Continued.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | <b>16236</b>   | <b>V62/12660</b> |
|                       |      | REV            | PAGE 13          |

Case X

| Device type     |                   | 01              |                  |  |
|-----------------|-------------------|-----------------|------------------|--|
| Case outline    | Х                 |                 |                  |  |
| Terminal number | Terminal symbol   | Terminal number | Terminal symbol  |  |
| 1               | +CLK              | 17              | D7_D6            |  |
| 2               | -CLK              | 18              | D9_D8            |  |
| 3               | AV <sub>DD</sub>  | 19              | D11_D10          |  |
| 4               | CSB               | 20              | D13_D12          |  |
| 5               | SCLK/DFS          | 21              | (MSB) D15_D14    |  |
| 6               | SDIO/PDWN         | 22              | DCO              |  |
| 7               | NC                | 23              | MODE/OR          |  |
| 8               | NC                | 24              | AV <sub>DD</sub> |  |
| 9               | NC                | 25              | V <sub>REF</sub> |  |
| 10              | NC                | 26              | SENSE            |  |
| 11              | NC                | 27              | VCM              |  |
| 12              | NC                | 28              | RBIAS            |  |
| 13              | DRV <sub>DD</sub> | 29              | AV <sub>DD</sub> |  |
| 14              | D1_D0 (LSB)       | 30              | -V <sub>IN</sub> |  |
| 15              | D3_D2             | 31              | +VIN             |  |
| 16              | D5_D4             | 32              | AV <sub>DD</sub> |  |

NOTES:

NC = no connect. Do not connect to this pin.
 The exposed paddle (pin 0) is the only GND connection on the chip and must be connected to the PCB AGND.

FIGURE 2. Terminal connections.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 14          |

| Terminal symbol                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Exposed pad                         | AGND. The exposed paddle is the only ground connection on the chip. It must be soldered to the analog ground of the printed circuit board (PCB) to ensure proper functionality and heat dissipation, noise, and mechanical strength benefits.                                                                                                                                                                                                                                                                                                                  |
| +CLK, -CLK                          | Differential encode clock for PECL, LVDS, or 1.8 V CMOS inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| AV <sub>DD</sub>                    | 1.8 V supply pin for ADC core domain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CSB                                 | SPI chip select. Active low enable, 30 k $\Omega$ internal pull up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SCLK/DFS                            | SPI clock input in SPI mode (SCLK). 30 k $\Omega$ internal pull down.<br>Data format select in non-SPI mode (DFS).<br>Static control of data output format. 30 k $\Omega$ internal pull down.<br>DFS high = twos complement output; DFS low = offset binary output.                                                                                                                                                                                                                                                                                            |
| SDIO/PDWN                           | SPI data input/output (SDIO). Bidirectional SPI data I/O with 30 k $\Omega$ internal pull down.<br>Non-SPI mode power down (PDWN).<br>Static control chip power down with 30 k $\Omega$ internal pull down.                                                                                                                                                                                                                                                                                                                                                    |
| NC                                  | No connect. Do not connect to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D1_D0 (LSB) to<br>(MSB) D15_D14     | ADC digital outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DRV <sub>DD</sub>                   | 1.8 V to 3.3 V supply pin for output driver domain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DCO                                 | Data clock digital output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| MODE/OR                             | Chip mode select input (MODE)/out of range digital output in SPI mode (OR).<br>Default = out of range (OR) digital output (SPI register 0x2A, bit 0 = 1).<br>Option = chip mode select input (SPI register 0x2A, bit 0 = 0).<br>Chip power down (SPI register 0x08, bits[7:5] = 100b).<br>Chip standby (SPI register 0x08, bits[7:5] = 101b).<br>Normal operation, output disabled (SPI register 0x08, bits[7:5] = 110b).<br>Normal operation, output enabled (SPI register 0x08, bits[7:5] = 111b).<br>Out of range (OR) digital output only in non-SPI mode. |
| V <sub>REF</sub>                    | 1.0 V voltage reference input/output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SENSE                               | Reference mode selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>CM</sub>                     | Analog output voltage at mid AVDD supply. Sets common mode of the analog inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RBIAS                               | Set analog current bias. Connect to 10 k $\Omega$ (1% tolerance) resistor to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| -V <sub>IN</sub> , +V <sub>IN</sub> | ADC analog inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

FIGURE 2. <u>Terminal connections</u> - continued.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO. <b>V62/12660</b> |
|-----------------------|------|----------------|--------------------------|
| COLUMBUS, OHIO        | A    | 16236          |                          |
|                       |      | REV            | PAGE 15                  |



FIGURE 3. CMOS output data timing waveforms.

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 16          |

### 4. VERIFICATION

4.1 <u>Product assurance requirements</u>. The manufacturer is responsible for performing all inspection and test requirements as indicated in their internal documentation. Such procedures should include proper handling of electrostatic sensitive devices, classification, packaging, and labeling of moisture sensitive devices, as applicable.

### 5. PREPARATION FOR DELIVERY

5.1 <u>Packaging</u>. Preservation, packaging, labeling, and marking shall be in accordance with the manufacturer's standard commercial practices for electrostatic discharge sensitive devices.

### 6. NOTES

6.1 ESDS. Devices are electrostatic discharge sensitive and are classified as ESDS class 1 minimum.

6.2 <u>Configuration control</u>. The data contained herein is based on the salient characteristics of the device manufacturer's data book. The device manufacturer reserves the right to make changes without notice. This drawing will be modified as changes are provided.

6.3 <u>Suggested source(s) of supply</u>. Identification of the suggested source(s) of supply herein is not to be construed as a guarantee of present or continued availability as a source of supply for the item. DLA Land and Maritime maintains an online database of all current sources of supply at <u>http://www.landandmaritime.dla.mil/Programs/Smcr/</u>.

| Vendor item drawing<br>administrative control<br>number <u>1</u> / | Device<br>manufacturer<br>CAGE code | Vendor part number |
|--------------------------------------------------------------------|-------------------------------------|--------------------|
| V62/12660-01XE                                                     | 24355                               | AD9266TCPZ-65-EP   |

1/ The vendor item drawing establishes an administrative control number for identifying the item on the engineering documentation.

CAGE code

24355

Source of supply

Analog Devices Route 1 Industrial Park P.O. Box 9106 Norwood, MA 02062 Point of contact: Raheen Business Park Limerick, Ireland

| DLA LAND AND MARITIME | SIZE | CODE IDENT NO. | DWG NO.          |
|-----------------------|------|----------------|------------------|
| COLUMBUS, OHIO        | A    | 16236          | <b>V62/12660</b> |
|                       |      | REV            | PAGE 17          |