# AD9364 Register Map Reference Manual One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com # **AD9364** Register Map ### **GENERAL DESCRIPTION** This user guide contains a description of all of the user-programmable bits in the AD9364. When applicable, the map lists units, (such as dBFS) that the bits correspond to, the range of acceptable values, and the resolution of the value (such as 1 dB/LSB). In many cases, multiple bits or bytes work together to serve a particular function (for example, those used to configure automatic gain control and those used to configure the digital interface). This section describes each bit but more information is available in the AD9364 Reference Manual. While the register map is provided as a convince and informational for those who want to understand the low level operation of the part, it is not recommended to attempt to create your own software. Analog Devices provides complete drivers for the AD9364 for both bare metal/No-OS and operating systems (Linux). The AD9364 shares the same API as the AD9361, and uses that proven infrastructure. The AD9361 and AD9364 drivers can be found at: - Linux wiki page - No-OS wiki page Support for these drivers can be found at: - Linux engineer zone page - No-OS engineer zone page Complete specifications for the AD9364 part can be found in the AD9364 data sheet, which is available from Analog Devices, Inc., and should be consulted in conjunction with this user guide when using the evaluation board. # **TABLE OF CONTENTS** | General Description | |--------------------------------------------------------------------------------------------------------------------| | Revision History | | General Setup and Digital Data Port Configuration $4$ | | Chip Level Setup Registers (Address 0x000 Through Address 0x007)4 | | Clock Control Registers (Address 0x009 Through Address 0x00A)7 | | Temperature Sensor Registers (Address 0x00C Through Address 0x00F) | | Parallel Port Configuration Registers (Address 0x010 Through Address 0x012)9 | | Enable State Machine (ENSM) Registers (Address 0x013<br>Through Address 0x017)11 | | AuxDAC Registers (Address 0x018 Through Address 0x01B)13 | | Auxiliary ADC Registers (Address 0x01C Through Address 0x01F)14 | | GPO, AuxDAC, AGC Delay, and Synth Delay Control<br>Registers (Address 0x020 Through Address 0x033)15 | | Control Output Registers (Address 0x035 Through Address 0x036)17 | | Product ID Register (Address 0x037)18 | | Reference Clock Cycles Register (Address 0x03A)18 | | Digital IO Control Registers (Address 0x03B Through Address 0x03E)18 | | BBPLL Control Registers (Address 0x03F Through Address 0x04E)20 | | Power Down Override Registers (Address 0x050 Through Address 0x058)23 | | Overflow Registers (Address 0x05E Through Address 0x05F) | | Transmitter Configuration | | Tx Programmable FIR Filter Registers (Address 0x060 Through Address 0x065)26 | | Tx Monitor Registers (Address 0x067 Through Address 0x070)27 | | Tx Power Control and Attenuation Registers (Address 0x073 Through Address 0x07C)28 | | Tx quadrature Calibration Phase, Gain, and Offset<br>Correction Registers (Address 0x08E Through<br>Address 0x09F) | | Tx Quadrature Calibration Configuration Registers (Address 0x0A0 Through Address 0x0AE) | | Tx Baseband Filter Registers (Address 0x0C2 Through Address 0x0CC)32 | | | Address 0x0D3) | 33 | |----|-----------------------------------------------------------------------------------|-----| | | Tx BBF Tuner Configuration Registers (Address 0x0D6 Through Address 0x0D7) | 34 | | Re | ceiver Configuration | 35 | | | Rx Programmable FIR Filter Registers (Address 0x0F0<br>Through Address 0x0F6) | 35 | | | Gain Control General Setup Registers (Address 0x0FA<br>Through Address 0x10B) | 36 | | | Fast Attack AGC Setup Registers (Address 0x110 Through Address 0x11B) | 39 | | | Slow Attack and Hybrid AGC Registers (Address 0x120<br>Through Address 0x12A) | 42 | | | External LNA Gain Word Registers (Address 0x12C Through Address 0x12D) | _ | | | AGC Gain Table Registers (Address 0x130 Through Address 0x137) | 44 | | | Mixer SubTable Registers (Address 0x138 Through<br>Address 0x13F) | 46 | | | Calibration Gain Table Registers (Address 0x140 Through Address 0x144) | 47 | | | General Calibration Registers (Address 0x145 Through<br>Address 0x149) | 48 | | | RSSI Measurement Configuration Registers (Address 0x150<br>Through Address 0x15D) | | | ] | Power Word Registers (Address 0x161) | 50 | | | Rx Quadrature Calibration Registers (Address 0x169 Through Address 0x16B) | 50 | | | Rx Phase and Gain Correction Registers (Address 0x170 Through Address 0x182) | 51 | | | Rx DC Offset Control Registers (Address 0x185 Through Address 0x194) | 52 | | | Rx BB DC Offset Registers (Address 0x19A Through Address 0x1A5) | 54 | | | RSSI Readback Registers (Address 0x1A7 Through<br>Address 0x1AC) | 55 | | | Rx TIA Registers (Address 0x1DB Through<br>Address 0x1DD) | 56 | | ] | Rx BBF Registers (Address 0x1E0 Through Address 0x1F4) | .57 | | | Rx BBF Tuner Configuration Registers (Address 0x1F8 Through Address 0x1FC) | 59 | | Rx | Analog Registers | 60 | | | Rx Synthesizer Registers (Address 0x230 Through<br>Address 0x251) | 60 | | | | | # AD9364 Register Map Reference Manual # UG-672 | Rx Fast Lock Registers (Address 0x25A Through Address 0x25F) | .64 | |--------------------------------------------------------------------|-----| | Rx LO Generation Register (Address 0x261) | .65 | | Tx Synthesizer Registers (Address 0x270 Through Address 0x291) | .65 | | DCXO Registers (Address 0x292 Through Address 0x294) | .66 | | Tx Synth Fast Lock Registers (Address 0x29A Through Address 0x29F) | .66 | | Tx LO Generation Register (Address 0x2A1) | .67 | | Master Bias and Band Gap Configuration Registers (Address 0x2A6 and Address 0x2A8) | 67 | |------------------------------------------------------------------------------------|----| | Reference Divider Registers (Address 0x2AB and Address 0x2AC) | 67 | | Rx Gain Read Back Registers (Address 0x2B0 Through Address 0x2B8) | 68 | | Control Register (Register 0x3DF) | 69 | | Digital Test Registers (Address 0x3F4 Through Address 0x3F6) | 70 | # **REVISION HISTORY** 2/14—Revision 0: Initial Version # GENERAL SETUP AND DIGITAL DATA PORT CONFIGURATION # CHIP LEVEL SETUP REGISTERS (ADDRESS 0x000 THROUGH ADDRESS 0x007) There are many thousands of filter and divider setting permutations, most of which are not valid operating modes. Analog Devices strongly recommends that the software be used to determine application-specific register settings. Table 1. | Table 1. | | | | | | | | | | | | |---------------------|-----------------------------------------|--------------|---------------|--------------------------------|----------------|---------------------|---------------------|-----------------------------------------|------------------|---------|-----| | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | 0x000 | SPI<br>Configuration | Must<br>be 0 | 3-Wire<br>SPI | LSB First | 0 | pen | LSB First | 3-Wire SPI | Must<br>be 0 | 0x00 | R/W | | 0x001 | Multichip<br>Sync and Tx<br>Mon Control | 0 | pen | Tx<br>Monitor<br>Enable | Open | MCS RF<br>Enable | MCS BBPLL<br>enable | MCS Digital<br>CLK Enable | MCS BB<br>Enable | 0x00 | R/W | | 0x002 | Tx Enable and Filter Control | Open | Tx<br>Enable | THB3 Enable and<br>Interp[1:0] | | THB2<br>Enable | THB1<br>Enable | Tx FIR Enable and<br>Interpolation[1:0] | | 0x5F | R/W | | 0x003 | Rx Enable and<br>Filter Control | Open | Rx<br>Enable | RHB3 Ena<br>Decimati | | RHB2<br>Enable | RHB1<br>Enable | Rx FIR Enal<br>Decimatio | 0x5F | R/W | | | 0x004 | Input Select | Must<br>be 0 | Tx<br>Output | | Rx Input [5:0] | | | | | 0x00 | R/W | | 0x005 | RFPLL<br>Dividers | | Tx VCO D | vider[3:0] Rx VCO Divider[3:0] | | | | | 0x00 | R/W | | | 0x006 | Rx Clock and<br>Data Delay | | DATA_CLK | Delay[3:0] Rx Data Delay [3:0] | | | | | 0x00 | R/W | | | 0x007 | Tx Clock and<br>Data Delay | | FB_CLK [ | Delay[3:0] | | Tx Data Delay [3:0] | | | 0x00 | R/W | | # SPI Register 0x000—SPI Configuration This register is symmetrical (for example, Bit D6 is the same as Bit D1). The AD9364 powers up with a default SPI operation of MSB first. This register allows the BBP to write any bits in Register 0x000 without having to reverse the bit order in the SPI command. Symmetrical bits are OR'ed together so setting one sets both. ### D7 and D0—Must be 0 ### D6 and D1-3-Wire SPI When clear, SPI\_DI pin is an input pin. When set, SPI\_DI is bidirectional and SPI\_DO is high impedance. ### D5 and D2—LSB First When clear, the SPI uses an MSB first format. When set, the SPI uses an LSB first format. # SPI Register 0x001—Multichip Sync and Tx Monitor Control ### D5—Tx Monitor Enable This bit forces the Tx Monitor Path on. This will shut down the normal receive path. The receive path will not power up even when the ENSM moves to the Rx state. When this bit is set the signal at the Tx Mon pin is sent as I and Q data to the Rx data port. To use transmit power monitoring, see SPI Register 0x057—Analog Power Down Override and SPI Register 0x06E—TPM Mode Enable. # D3—MCS RF Enable Setting this bit keeps the RF LO dividers enabled in Alert mode so that the phase relationship between multiple devices remains constant. If the bit is clear, the dividers power down in Alert mode. The respective LO dividers also power down in FDD Independent mode when the Rx or Tx paths are disabled if the bit is clear. # D2—MCS BBPLL Enable To synchronize the BBPLLs of multiple devices, write this bit high and then provide a sync pulse to SYNC\_IN. ### D1-MCS Digital CLK Enable To synchronize the digital clocks of multiple AD9364 devices, first synchronize the BBPLLs, then write this bit high and provide a sync pulse to the SYNC\_IN pin. ### D0-MCS BB Enable Setting this bit enables the capability of baseband multichip digital synchronization. See also 0x001[D2:D1]. # SPI Register 0x002—Tx Enable and Filter Control D6—Tx Channel Enable [1:0] The ad9361\_en\_dis\_tx function sets this bit. This bit determines if the transmitter is enabled. Setting the bit enables the transmitter signal path. Clearing the bit disables the transmitter. # [D5:D4]—THB3 Enable and Interp[1:0] Note that there are several functions that calculate digital filter settings. The ad9361\_calculate\_rf\_clock\_chain function calculates all Rx and Tx rates. These bits set interpolation of the digital filter that feeds the DAC per Table 2. **Table 2. THB3 Interpolation Factor** | [D5:D4] | Interpolation Factor | |---------|-------------------------------------| | 00 | Interpolate by 1, no filtering | | 01 | Interpolate by 2 (half-band filter) | | 10 | Interpolate by 3 and filter | | 11 | Invalid | #### D3—THB2 Enable See note in Bits[D5:D4] section. Setting this bit enables the interpolate-by-2 THB2 half-band filter. Clearing this bit bypasses the filter. ### D2—THB1 Enable See note in Bits[D5:D4] section. Setting this bit enables the interpolate-by-2 THB1 half-band filter. Clearing this bit bypasses the filter. ### [D1:D0]—Tx FIR Enable and Interpolation See note in Bits[D5:D4] section These two bits control the programmable Tx FIR filter per Table 3. Table 3. Tx FIR Interpolation and Filter Settings | [D1:D0] | Interpolation Factor | |---------|------------------------------------| | 00 | Interpolate by 1 and bypass filter | | 01 | Interpolate by 1 and enable filter | | 10 | Interpolate by 2 and enable filter | | 11 | Interpolate by 4 and enable filter | # SPI Register 0x003—Rx Enable and Filter Control # D6—Rx Channel Enable [1:0] The ad9361\_en\_dis\_rx function sets this bit. This bit determines if the receiver is enabled. Setting the bit enables the receiver signal path. Clearing the bit disables the receiver. ### [D5:D4]—RHB3 Enable and Decimation See note in 0x002[D5:D4]. These bits set the decimation of the first filtering stage after the ADC per Table 4. **Table 4. RHB3 Decimation Factor** | [D5:D4] | Decimation Factor | |---------|----------------------------------| | 00 | Decimate by 1, no filtering | | 01 | Decimate by 2 (half-band filter) | | 10 | Decimate by 3 and filter | | 11 | Invalid | ### D3—RHB2 Enable See note in 0x002[D5:D4]. Setting this bit enables the decimate-by-2 RHB2 half-band filter. Clearing this bit bypasses the filter. #### D2-RHB1 Enable See note in 0x002[D5:D4]. Setting this bit enables the decimate-by-2 RHB1 half-band filter. Clearing this bit bypasses the filter. ### [D1:D0]—Rx FIR Enable and Decimation [1:0] See note at 0x002[D5:D4]. These two bits control the programmable Rx FIR filter per Table 5. Table 5. Rx FIR Decimation and Filter Settings | [D1:D0] | Decimation Factor and Filter Function | |---------|---------------------------------------| | 00 | Decimate by 1 and bypass filter | | 01 | Decimate by 1 and enable filter | | 10 | Decimate by 2 and enable filter | | 11 | Decimate by 4 and enable filter | ### SPI Register 0x004—Input Select ### D7—Must be 0 # D6—Tx Output The ad9361\_init configures this bit. The transmitter signal path has two RF output ports (A and B). Clearing this bit selects TxA while setting the bit selects TxB. # [D5:D0]—Rx Input [5:0] The ad9361\_init configures these bits. The receiver signal path has three internal LNAs. In addition, the receiver can operate in balanced or unbalanced mode. Valid cases are shown in Table 6. No other options are valid. **Table 6. Enabled Rx Inputs** | | * | |---------|-----------------------------------| | [D5:D0] | Enabled Rx Inputs | | 000001 | RxA_N enabled; unbalanced | | 000010 | RxA_P enabled; unbalanced | | 000100 | RxB_N enabled; unbalanced | | 001000 | RxB_P enabled; unbalanced | | 010000 | RxC_N enabled; unbalanced | | 100000 | RxC_P enabled; unbalanced | | 000011 | RxA_N and RxA_P enabled; balanced | | 001100 | RxB_N and RxB_P enabled; balanced | | 110000 | RxC_N and RxC_P enabled; balanced | | | | # SPI Register 0x005—RFPLL Dividers # [D7:D4]—Tx VCO Divider [2:0] The ad9361\_set\_tx\_lo\_freq function configures these bits. The internal VCO operating range is 6 GHz to 12 GHz. A divider after the VCO allows for a wide range of possible Tx Local Oscillator frequencies. The register value maps per Equation 1. Divider Value = $$2^{(Tx\ VCO\ Divier\ Register+1)}$$ The BBP must program this register correctly for the Tx LO frequency to be correct. Table 7 shows register vs. desired Tx LO. Table 7. Tx VCO Divider | For this Tx LO<br>Frequency Range | Divide by | Set Tx VCO<br>divider [2:0] to | |-----------------------------------|--------------------------------------------|--------------------------------| | 3000 MHz to 6000 MHz | 2 | 0 | | 1500 MHz to 3000 MHz | 4 | 1 | | 750 MHz to 1500 MHz | 8 | 2 | | 375 MHz to 750 MHz | 16 | 3 | | 187.5 MHz to 375 MHz | 32 | 4 | | 93.75 MHz to 187.5 MHz | 64 | 5 | | 70 MHz to93.75 MHz | 128 | 6 | | 70 MHz to 4 GHz | Use external<br>VCO. Tx LO = Ext<br>VCO ÷2 | 7 | # [D3:D0]—Rx VCO Divider The ad9361\_set\_rx\_lo\_freq configures these bits. These bits function the same as Bits[D7:D4], but program the Rx VCO divider. # SPI Register 0x006—Rx Clock and Data Delay These bits affect the DATA\_CLK and the Rx data delays. The typical delay is approximately 0.3 ns/LSB. Rx Frame is delayed the same amount as the data port bits. Minimum delay setting is 0x0 and maximum delay is 0xF. Set this register so that the data from the AD9364 meets BBP setup/hold specifications. # SPI Register 0x007—Tx Clock and Data Delay This register function the same as Register 0x006 but affects the FB\_CLK, Tx\_FRAME, and Tx Data bits. Tx frame sync is delayed the same amount as the data port bits. Set this register so that the data from the BBP meets the AD9364 setup/hold specifications. 2 # CLOCK CONTROL REGISTERS (ADDRESS 0x009 THROUGH ADDRESS 0x00A) ### Table 8. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-----------------|----|---------|-----------|------------------|-----------------|---------------------|-------------|-----------------|---------|-----| | 0x009 | Clock<br>Enable | Ор | en | Must be 0 | XO Bypass | Must be 0 | Digital<br>Power Up | Set<br>to 1 | BBPLL<br>Enable | 0x10 | R/W | | 0x00A | BBPLL | CL | KOUT Se | lect[2:0] | CLKOUT<br>Enable | DAC Clk<br>div2 | BBPLL Divider [2:0] | | 0x03 | RW | | # SPI Register 0x009—Clock Enable The ad9361\_init function sets up many registers including Register 0x009. By default, Register 0x009 is setup to use the DCXO. ### D5-Must be 0 ### D4—XO Bypass This bit controls a MUX that selects between two different paths while also powering down the unselected path. Set this bit to use an external reference clock. Clear this bit when using an external crystal with the DCXO. ### D3—Must be 0 # D2—Digital Power Up When clear, the AD9364 shuts down the digital logic clocks. The BBP may still write to the directly addressable SPI registers. When set, all digital clocks are operational. The AD9364 powers up with this bit clear and it is set during initialization. ### D1-Set to 1 ### D0-BBPLL Enable Clearing this bit disables the BBPLL while setting it enables the BBPLL. The AD9364 powers up with this bit clear and it is set during initialization. # SPI Register 0x00A—BBPLL # [D7:D5]—CLKOUT Select[2:0] The clk\_output\_mode\_select function controls these bits. These bits set the CLKOUT frequency per Table 9. Set D4 to enable this function. **Table 9. CLKOUT Frequency** | CLKOUT Select[2:0] | CLKOUT Frequency | |--------------------|----------------------------| | 000 | XTALN (or DCXO) (buffered) | | 001 | ADC_CLK/2 | | 010 | ADC_CLK/3 | | 011 | ADC_CLK/4 | | 100 | ADC_CLK/8 | | 101 | ADC_CLK/16 | | 110 | ADC_CLK/32 | | 111 | ADC_CLK/64 | #### **D4—CLKOUT Enable** The clk\_output\_mode\_select function controls this bit. Setting this bit routes a clock with rate specified in Table 9 to the CLKOUT ball. When clear, the AD9364 drives out logic zero. # D3—DAC Clk Div2 The ad9361\_calculate\_rf\_clock\_chain function configures this bit. When clear, the DAC clock rate equals the ADC clock rate. When set, the DAC clock equals ½ of the ADC rate. # [D2:D0]—BBPLL Divider [2:0] The ad9361\_bbpll\_set\_rate function controls these bits. The ADC clock rate equals the BBPLL divided by the factor in this register, shown in Equation 2. ADC Clock Rate = $$\frac{BBPLL \ Clock \ Rate}{2^{BBPLL \ Divider[2:0](decimal)}}$$ BBPLL Divider[2:0] is valid from 1 through 6. # TEMPERATURE SENSOR REGISTERS (ADDRESS 0x00C THROUGH ADDRESS 0x00F) ### Table 10. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|--------------------|----|-------------------------|--------|---------|--------|----------|-----|----------------------------|---------|-----| | 0x00B | Offset | | Temp Sense Offset [7:0] | | | | | | | | R/W | | 0x00C | Start Temp Reading | | | | Open | | | | Start Temp Reading | 0x0- | R/W | | 0x00D | Temp Sense2 | | Measu | ıremer | nt Time | Interv | /al[6:0] | | Temp Sense Periodic Enable | 0x03 | R/W | | 0x00E | Temperature | | Temperature[7:0] | | | | | | | 0x | R | | 0x00F | Temp Sensor Config | | | Open | | | | Tem | p Sensor Decimation[2:0] | 0x04 | R/W | 3 The ad9361\_auxadc\_setup function handles temperature sensor setup as well as AuxADC setup. The temp sensor is internal to the AD9364. To determine system temperature, external temperature sensors should be used. # SPI Register 0x00B—Temp Sense Offset See the SPI Register 0x00E—Temperature section. # SPI Register 0x00C—Temp Sense1 # D0—Start Temp Reading Set this bit to manually start a temperature reading; only applies if 0x00D[D0] is clear. Bit D0 is not self-clearing. To calculate the temperature again, this bit must be cleared and then set again. # SPI Register 0x00D—Temp Sense2 # [D7:D1]—Measurement Time Interval[6:0] Only applies if Bit D0 is set, in which case the AD9364 takes temperature readings periodically at the rate per Equation 3. $$Period(s) =$$ Measurement Time Interval $[6:0] \times 2^{29}$ BBPLL Clock Frequency (Hz) # D0—Temp Sense Periodic Enable See 0x00D[D7:D1] and 0x00C[D0]. # SPI Register 0x00E—Temperature The temperature word is proportional to internal die temperature with a slope of $1.16 \times$ temperature. The value in Register 0x00E is related to temperature and then added to the value in Register 0x00B. When reading the temperature, disable the AuxADC by setting 0x01D[D0] to ensure a valid temperature reading. # SPI Register 0x00F—Temp Sensor Config ### [D2:D0]—Temp Sensor Decimation Decimation of the AuxADC used to derive the temperature per Equation 4. The AD9364 uses a sigma delta AuxADC to perform the temperature measurement. The AuxADC clock rate is always the BBPLL rate divided by 64 when using the temperature sensor. *Temp Sensor Decimation* = $256 \times 2^{Temp \ Sensor \ Decimation[2:0]}$ 4 # PARALLEL PORT CONFIGURATION REGISTERS (ADDRESS 0x010 THROUGH ADDRESS 0x012) #### Table 11. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|----------------------------------|-------------------------|------------------|---------------------|--------------|---------------------------|------------------------|-----------------------|----------------------------|---------|-----| | 0x010 | Parallel Port<br>Configuration 1 | PP Tx Swap IQ | PP Rx<br>Swap IQ | Must be 2'b | 00 | Rx Frame<br>Pulse<br>Mode | 2R2T<br>Timing | Invert<br>data<br>bus | Invert<br>DATA CLK | 0xC0 | R/W | | 0x011 | Parallel Port<br>Configuration 2 | FDD Alt<br>Word Order | Mus | Must be 0 | | Open | Invert Rx<br>Frame | Delay R | x Data[1:0] | 0x00 | R/W | | 0x012 | Parallel Port<br>Configuration 3 | FDD Rx Rate = 2*Tx Rate | Swap<br>Ports | Single<br>Data Rate | LVDS<br>Mode | Half<br>Duplex<br>Mode | Single<br>Port<br>Mode | Full<br>Port | Full<br>Duplex<br>Swap Bit | 0x04 | R/W | # SPI Register 0x010—Parallel Port Configuration 1 # D7-PP Tx Swap IQ Clearing this bit swaps I and Q (performs spectral inversion). ### D6-PP Rx Swap IQ This bit functions the same as Bit D7 but for the Rx path. ### [D5:D4]—Must be 2'b00 #### D3—Rx Frame Pulse Mode The AD9364 outputs an Rx frame sync signal indicating the beginning of an Rx frame. When this bit is clear, Rx frame goes high coincident with the first valid receive sample. It stays high as long as the receiver is enabled. When this bit is set, the Rx frame signal toggles with a duty cycle of 50%. # D2—2R2T Timing Set this bit to maintain I/O data formatting identical to the AD9364 when the AD9364 is using two receivers and/or transmitters. When set, the data port uses 2R2T timing (see AD9364 interface information). When clear, 1R1T timing is used. # D1—Invert Data Bus Inverts the data port(s) from [11:0] to [0:11]. ### D0—Invert DATA CLK Setting this bit inverts DATA\_CLK. # SPI Register 0x011—Parallel Port Configuration 2 D7—FDD Alt Word Order Valid only in full duplex, dual port, full port mode. When this bit is set, each port splits into two 6-bit halves. The receive data uses 6 bits of a port and other 6 bits are unused. Tx data is organized similarly. This bit is useful if a DBB exists that used this Alternate Word Order mode when interfaced to an AD9364. That same DBB could be interfaced to an AD9364 using the same formatting if this bit is set. ### [D6:D5]—Must be 0 ### D4—Invert Tx Setting this bit digitally multiplies the Tx signal by -1. ### D2—Invert Rx Frame Setting this bit inverts Rx frame. # [D1:D0]—Delay Rx Data[1:0] These bits set the delay of the Rx data relative to Rx frame, measured in ½ DATA\_CLK cycles for DDR and full DATA\_CLK cycles for SDR. # SPI Register 0x012—Parallel Port Configuration 3 D7—FDD Rx Rate = 2\*Tx Rate When clear, the Rx sample rate is equal to the Tx sample rate. When set, the Rx rate is twice the Tx rate. This bit can only be set when Bit D3 of Register 0x012 is clear (full duplex mode). ### D6—Swap Ports Setting this bit swaps Port 0 and Port 1. # D5—Single Data Rate When clear, both edges of DATA\_CLK are used. When set, only one edge of is used. ### D4-LVDS Mode When clear, the data port uses single-ended CMOS. Set this bit to use LVDS. Full duplex (0x012[D3] clear), DDR (0x012[D5] clear), and dual port mode (0x012[D2] clear) are required. ### D3—Half-Duplex Mode Clearing the bit allows simultaneous bi-directional data. Setting the bit allows data to flow in only one direction at a time. Normally, this bit equals the inverse of 0x013[D0]. # D2—Single Port Mode When clear, P0 and P1 ports are both used. When set, only one data port is used. ### D1—Full Port Used only in full duplex mode ([D3] clear) and dual port mode (D2 clear). Setting this bit forces the receiver to be on one port and the transmitter to be on the on the other port. Clearing the bit mixes receiver and transmitter on each port. # D0—Full Duplex Swap Bit This bit toggles between which bits are used for receive data and which are used for transmit data with one exception. If the FDD Alt Word Order bit (0x011[D7]) is set, then the effect is to swap the most significant 6 bits with the least significant 6 bits. It is not always valid to set this bit. # **ENABLE STATE MACHINE (ENSM) REGISTERS (ADDRESS 0x013 THROUGH ADDRESS 0x017)** Table 12. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------|--------------------------------------|---------------------------|---------------------------|-------------------------|---------------------------------|-------------------------|---------------------------|---------------------------|---------|-----| | 0x013 | ENSM<br>Mode | | | | | FDD<br>Mode | 0x01 | R/W | | | | | 0x014 | ENSM<br>Config 1 | Enable<br>Rx Data<br>Port | Force Rx<br>On | Force Tx<br>On | ENSM<br>Pin<br>Control | Level<br>Mode | Force<br>Alert<br>State | Auto<br>Gain<br>Lock | To Alert | 0x13 | R/W | | 0x015 | ENSM<br>Config 2 | FDD<br>External<br>Control<br>Enable | Power<br>Down<br>Rx Synth | Power<br>Down Tx<br>Synth | TXNRX<br>SPI<br>Control | Synth<br>Pin<br>Control<br>Mode | Dual<br>Synth<br>Mode | Rx Synth<br>Ready<br>Mask | Tx Synth<br>Ready<br>Mask | 0x08 | R/W | | 0x016 | Calibration<br>Control | Rx BB<br>Tune | Tx BB<br>Tune | Must be<br>0 | Tx Quad<br>Cal | Rx Gain<br>Step Cal | Open | DC Cal<br>RF Start | DC cal<br>BB Start | 0x00 | R/W | | 0x017 | State | Cali | bration Seq | uence State | [3:0] | | ENSM S | tate[3:0] | | 0x | R | The ad9361\_set\_en\_state\_machine\_mode function configures Register 0x013 through Register 0x015. # SPI Register 0x013—ENSM Mode Bit D0 controls the ENSM. Clear for TDD applications; set for FDD applications. # SPI Register 0x014—ENSM Config 1 ### D7—Enable Rx Data Port for Cal In TDD mode, during the Tx state, setting this bit enables the Rx data port. If Tx monitor(s) are also enabled, the Tx monitor I/Q data will be present on the Rx I/O port. ### D6—Force Rx On Setting this bit puts the ENSM into the Rx state when operating in TDD mode. It is ignored in FDD mode. Clearing this bit moves the ENSM back to the alert state via the Rx flush state and during this state the ENSM ignores SPI commands that affect it. ### D5-Force Tx On Setting this bit puts the ENSM into the transmit state when operating in TDD mode. In FDD mode, setting this bit puts the ENSM into the FDD state. Clearing this bit moves the ENSM back to the alert state vis the Flush state(s) and during this state, the ENSM ignores SPI commands that affect it. ### **D4**—ENSM Pin Control When set, the ENSM responds to the enable and TXNRX signals and changes states accordingly. When clear, SPI writes to bits in Register 0x014 to change the state. # D3—Level Mode When clear, enable pulses move the ENSM among its states. When this bit is set, the level of the ENABLE pin and (in TDD mode) the level of the TXNRX signal determines the state. ### D2—Force Alert State If the ENSM is in the wait state, settling this bit forces the ENSM to the alert state. From any other state, settling this bit moves the ENSM to the alert state if the To Alert bit (D0) is set, else it moves the ENSM to the wait state. #### D1-Auto Gain Lock Only applies if the Gain Unlock Control bit (0x0FB[D6]) is set and only when the AGC is used in fast attack mode. Setting this bit allows the gain to stay locked even if certain overload conditions occur. ### D0-To Alert If clear, the ENSM always moves from the Rx, Tx, or FDD states to the wait state. If this bit is set, the ENSM moves to the alert # SPI Register 0x015—ENSM Config 2 # D7—FDD External Control Enable Only applies when ENSM FDD Mode bit (0x013[D0]) is set. Setting this bit allows independent control of the receiver and transmitter using the ENABLE and TXNRX signals, and is commonly referred to as FDD Independent Control Mode. ### D6—Power Down Rx Synth Test bit, normally clear. Set to power down the Rx RF synthesizer. # D5—Power Down Tx Synth Test bit, normally clear. Set to power down the Tx RF synthesizer. ### **D4—TXNRX SPI Control** Only used in single synthesizer mode (Bit D2 clear) and Synth Enable Pin Control Mode (Bit D3) clear. See 0x015[D3]. # D3—Synth Pin Control Mode Used in single synthesizer mode (Bit D2 clear). When set, the TXNRX pin controls which RF synthesizer is enabled. When clear, Bit D4 controls which synthesizer is enabled. # D2—Dual Synth Mode If clear, only one RF synthesizer is on at any given time. When set, both synthesizers are always on. # D1—Rx Synth Ready Mask Normally clear. When clear, the ENSM won't move to the Rx state unless the Rx RF VCO has successfully calibrated. When set, the ENSM disregards the VCO calibration status. # D0—Tx Synth Ready Mask This bit functions the same as Bit D1 but for the Tx VCO. # SPI Register 0x016—Calibration Control ### D7—Rx BB Tune The ad9361\_rx\_rf\_bandwidth function configures and runs the Rx baseband filter calibration. Setting this bit starts the receiver analog baseband filter calibration and self-clears when the calibration completes. ### D6—Tx BB Tune The ad9361\_tx\_rf\_bandwidth function configures and runs the Tx baseband filter calibration. This bit functions the same as Bit D7 but for the transmit filter. # D5-Must be 0 ### D4-Tx Quad Cal The ad9361\_tx\_quad\_calib function configures and runs the Tx quadrature calibration. Setting this bit starts the transmit quadrature calibration and self-clears when the calibration completes. # D3—Rx Gain Step Cal Setting this bit starts an LNA and mixer gain step calibration and self-clears when the calibration completes. An external RF signal must be present at the Rx inputs. ### D1-DC Cal RF Start The ad9361\_rf\_dc\_offset\_calib function configures and runs the RF DC calibration. Setting this bit performs an RF dc offset calibration of the Rx signal paths and the bit self-clears when the calibration completes. ### D0-DC Cal BB Start The ad9361\_bb\_dc\_offset\_calib function configures and runs the baseband dc calibration. Setting this bit performs a baseband dc dffset cal of the Rx signal paths and self-clears when the calibration completes. # SPI Register 0x017—State—Read-Only # [D7:D4] Calibration Sequence State[3:0] Table 13 shows the states of the calibration state machine. **Table 13. Calibration State** | Calibration State | 0x017[7:4] | |----------------------------------------------|------------| | Calibrations Done | 1 | | Baseband DC Offset Calibration | 2 | | RF DC Offset Calibration | 3 | | Tx Quadrature Calibration | 4 | | Receiver Gain Step Calibration | 9 | | Baseband Calibration Flush | Α | | RF Calibration Flush | В | | Transmitter Quadrature Calibration Flush | C | | Transmitter Power Detector Calibration Flush | E | | Receiver Gain Step Calibration Flush | F | ### [D3:D0]—ENSM State[3:0] Table 14 shows the states of the enable state machine (ENSM). **Table 14. ENSM State** | <b>ENSM State</b> | 0x017[3:0] | Notes | |-------------------|------------|--------------------------------------| | Sleep | 0 | AD9364 clocks/BB PLL disabled | | Wait | 0 | Clocks enabled | | Alert | 5 | Synthesizers enabled | | Tx | 6 | Tx signal chain enabled | | Tx Flush | 7 | Tx digital block flush time | | Rx | 8 | Rx signal chain enabled | | Rx Flush | 9 | Rx digital block flush time | | FDD | Α | Tx and Rx signal chains enabled | | FDD Flush | В | Flush all digital signal path blocks | 5 # AuxDAC REGISTERS (ADDRESS 0x018 THROUGH ADDRESS 0x01B) Table 15. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | | |---------------------|--------------------|----|--------------------|--------------|---------------------------|---------------------------------------|-------------|------------|------------|---------|-----|--|--| | 0x018 | AuxDAC 1<br>Word | | AuxDAC 1 Word[9:2] | | | | | | | | | | | | 0x019 | AuxDAC 2<br>Word | | AuxDAC 2 Word[9:2] | | | | | | | | | | | | 0x01A | AuxDAC 1<br>Config | 0 | pen | Must<br>be 0 | AuxDAC1<br>Step<br>Factor | AuxDAC 1 Vref[1:0] AuxDAC 1 Word [1:0 | | Word [1:0] | 0x00 | R/W | | | | | 0x01B | AuxDAC 2<br>Config | 0 | pen | Must<br>be 0 | AuxDAC2<br>Step<br>Factor | AuxDAC 2 | ! Vref[1:0] | AuxDAC 2 | Word [1:0] | 0x00 | R/W | | | The ad9361\_auxdac\_setup function configures the AuxDAC. Register 0x023, Register 0x026, and Register 0x030 through Register 0x033 determine the AuxDACs enable/disable state. For ease of use, review the SPI Register 0x023—AuxDAC Enable Control, SPI Register 0x026—External LNA Control, and SPI Register 0x030 Through SPI Register 0x033—AuxDACn Rx/Tx Delay[7:0] sections prior to this section. # SPI Register 0x018, SPI Register 0x019, SPI Register 0x01A[D1:D0], and SPI Register 0x01B[D1:D0]—AuxDAC 1(2) Word The AuxDAC output voltage is defined by Equation 5. # SPI Register 0x01A—AuxDAC 1 Config D5-Must be 0 # D4—AuxDAC1 Step Factor If this bit is clear, the step factor in Equation 5 = 2. If the bit is set, the step factor = 1. # [D3:D2]—AuxDAC 1 Vref[1:0] These bits encode the Vref factor in Equation 5. Table 16 shows the encoding. Table 16. AuxADC Vref | Vref[1:0] | Vref (V) | |-----------|----------| | 00 | 1.0 | | 01 | 1.5 | | 10 | 2.0 | | 11 | 2.5 | # SPI Register 0x01B—AuxDAC 2 Config These bits function the same as Register 0x01A but apply to AuxDAC 2. $AuxDAC\ Vout(V) = 0.97 \times Vref + (0.000738 + 9 \times 10^{-6} \times (Vref \times 1.6 - 2)) \times AuxDAC\ Word[9:0] \times Step\ Factor - 0.3572 \times Step\ Factor + 0.05$ #### where: Vref is set by 0x01A[D3:D2] (AuxDAC 1) and 0x01B[D3:D2] (AuxDAC 2). Step Factor is set by Register 0x01A[D4] (Bit AuxDAC 1) and Register 0x01B[D4] (Bit AuxDAC 2). AuxDAC Words are Register 0x018 through Register 0x01B. AuxDAC Vout at a maximum is limited to 3 V for VDDA\_GPO = 3.3 V. # **AUXILIARY ADC REGISTERS (ADDRESS 0x01C THROUGH ADDRESS 0x01F)** Table 17. | Register Address | Name | D7 | D7 D6 D5 D4 D3 D2 D1 D0 | | D0 | Default | R/W | | | | | |------------------|----------------------|----|-------------------------|-------------------------|----|---------|-----------|-----------|-------------------|------|-----| | 0x01C | AuxADC Clock Divider | Op | en | AuxADC Clock Divider[5 | | | er[5:0] | 0x10 | R/W | | | | 0x01D | Aux ADC Config | | Open | | | Aux AD | C Decimat | tion[2:0] | AuxADC Power Down | 0x01 | R/W | | 0x01E | AuxADC Word MSB | | AuxADC Word MSB[11:4] | | | | 0x | R | | | | | 0x01F | AuxADC Word LSB | | Ope | en AuxADC Word LSB[3:0] | | | 0x | R | | | | 6 The ad9361\_auxadc\_setup function configures the AuxADC. # SPI Register 01C—AuxADC Clock Divider [D5:D0]—AuxADC Clock Divider[5:0] The AuxADC clock results from dividing down the BBPLL, described by Equation 6. A divider value of 0 is invalid. $$AuxADC\ Clock\ Frequency = \frac{{}^{BBPLL\ Frequency}}{{}^{AuxADC\ Clock\ Divider[5:0]}}$$ SPI Register 0x01D—AuxADC Config [D3:D1]—AuxADC Decimation[2:0] These bits set the AuxADC decimation per Equation 7. AuxADC Decimation = $256 \times 2^{AuxADC Decimation[2:0]}$ D0—AuxADC Power Down Setting this bit powers down the AuxADC. # SPI Register 0x01E and SPI Register 0x01F—AuxADC Word These registers hold the 12-bit AuxADC word. When reading the AuxADC word, the temperature sensor should be disabled or prevented from updating. # GPO, AuxDAC, AGC DELAY, AND SYNTH DELAY CONTROL REGISTERS (ADDRESS 0x020 THROUGH ADDRESS 0x033) Table 18. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | |---------------------|--------------------------|----------------------------|----------------------------------------------------|--------------------------------------------------|------------|--------------------|-----------|------------------------|--------|---------|-----|--| | 0x020 | Auto GPO | | GPO Enable A | uto Rx[3:0] | | | GPO Enabl | e Auto T | x[3:0] | 0x33 | R/W | | | 0x021 | AGC Gain Lock<br>Delay | | Gain Lock Delay[7:0] | | | | | | | | | | | 0x022 | AGC Attack<br>Delay | Open | Invert AGC Attack Delay[5:0] Bypassed LNA Polarity | | | | | | | 0x0A | R/W | | | 0x023 | AuxDAC Enable<br>Control | AuxDAC M | Bar[1:0] Rx Bar[1:0] Bar[1 | | | | | DAC Initial<br>ar[1:0] | 0x3f | R/W | | | | 0x024 | Rx Load Synth<br>Delay | | | M | ust be x02 | | | | | 0x02 | R/W | | | 0x025 | Tx Load Synth<br>Delay | | | | | | | | | 0x02 | R/W | | | 0x026 | External LNA<br>control | AuxDAC<br>Manual<br>Select | Open | External GPO Open[3:0] LNA manual control select | | | | | 0x00 | R/W | | | | 0x027 | GPO Force and<br>Init | | | | | | | | 0x03 | R/W | | | | 0x028 | GPO0 Rx delay | | | GPO0 | Rx Delay[7 | ':0] | | | | 0x00 | R/W | | | 0x029 | GPO1 Rx delay | | | GPO1 | Rx Delay[7 | ':0] | | | | 0x00 | R/W | | | 0x02A | GPO2 Rx delay | | | GPO2 | Rx Delay[7 | ':0] | | | | 0x00 | R/W | | | 0x02B | GPO3 Rx delay | | | GPO3 | Rx Delay[7 | ':0] | | | | 0x00 | R/W | | | 0x02C | GPO0 Tx Delay | | | GPO0 | Tx Delay[7 | ː0] | | | | 0x00 | R/W | | | 0x02D | GPO1 Tx Delay | | | GPO1 | Tx Delay[7 | ː0] | | | | 0x00 | R/W | | | 0x02E | GPO2 Tx Delay | | | GPO2 | Tx Delay[7 | ː0] | | | | 0x00 | R/W | | | 0x02F | GPO3 Tx Delay | | | GPO3 | Tx Delay[7 | <b>':0</b> ] | | | | 0x00 | R/W | | | 0x030 | AuxDAC1 Rx<br>Delay | | | | | | | | 0x00 | R/W | | | | 0x031 | AuxDAC1 Tx<br>Delay | | AuxDAC 1 Tx Delay [7:0] | | | | | | 0x00 | R/W | | | | 0x032 | AuxDAC2 Rx<br>Delay | | | AuxDAC | 2 Rx Delay | <sup>,</sup> [7:0] | | | | 0x00 | R/W | | | 0x033 | AuxDAC2 Tx<br>Delay | | | AuxDAC | 2 Tx Delay | [7:0] | | | | 0x00 | R/W | | The ad9361\_gpo\_setup function configures the GPOs. Similar functions. See the AuxADC and AuxDAC sections to configure the auxiliary converters. When the AD9364 powers up into the sleep state, the default register values define the GPO logic levels. Thus, the GPOs will auto-toggle and GPO\_0 and GPO\_1 will be high while GPO\_2 and GPO\_3 will be low. ### SPI Register 0x020—Auto GPO # [D7:D4]—GPO Enable Auto Rx[3:0] This nibble controls which GPO pins change state when the ENSM enters the Rx state. Bit D7 controls GPO\_3, Bit D6 controls GPO\_2, Bit D5 controls GPO\_1, and Bit D4 controls GPO\_0. These bits are ignored if 0x026[D4] is set. # [D3:D0]—GPO Enable Auto Tx[3:0] These bits function the same as D7:D4 but apply when the ENSM enters the Tx state. These bits are ignored if Register 0x026[D4] is set. # SPI Register 0x021—AGC Gain Lock Delay Only applies if 0x014[D1] and 0xFB[D6] are set, allowing the gain to stay locked even if certain overload conditions occur. # SPI Register 0x022—AGC Attack Delay # D6—Invert Bypassed LNA Polarity The LNA output phase rotates by approximately 180° when it is bypassed (index 0). Setting this bit corrects for this rotation. # [D5:D0]—AGC Attack Delay Applies to the fast AGC. The AGC Attack Delay prevents the AGC from starting its algorithm until the receive path has settled. The delay counter starts when the ENSM enters the Rx state. Units: microseconds, resolution: 1 $\mu$ s/LSB, range: 0 through 31 microseconds. For the value in microseconds to be accurate, Register 0x03A must be set correctly. # SPI Register 0x023—AuxDAC Enable Control # [D7:D6]—AuxDAC Manual Bar[1:0] Clearing Bit D7 manually enables AuxDAC2. Clearing Bit D6 manually enables AuxDAC1. These bits are ignored if Register 0x026[D7] is clear. # [D5:D4]—AuxDAC Auto Tx Bar[1:0] Clearing Bit D5 causes AuxDAC2 to change state when the ENSM enters the Tx state. Bit D4 controls AuxDAC1 in the same manner. These bits are ignored if 0x026[D7] is set. # [D3:D2]—AuxDAC Auto Rx Bar[1:0] Clearing Bit D3 causes AuxDAC2 to change state when the ENSM enters the Rx state. Bit D2 controls AuxDAC1 in the same manner. These bits are ignored if 0x026[D7] is set. ### [D1:D0]—AuxDAC Initial Bar[1:0] Clearing Bit D1 sets the state of AuxDAC2 to on when the ENSM is in the Alert state. Bit D0 controls AuxDAC1 in the same manner. These bits are ignored if 0x026[D7] is set. # SPI Register 0x024—Must be x02 SPI Register 0x025—Must be x02 SPI Register 0x026—External LNA Control #### D7—AuxDAC Manual Select When clear, the AuxDAC states slaves to the ENSM. When set, SPI writes to Register 0x023[D7:D6] manually control the state of the AuxDACs. # D5—External LNA Control When set, the Ext LNA Ctrl bit in the gain table sets the GPO\_0 state. ### D4—GPO Manual Select When clear, the GPOs slave to the ENSM. When set, 0x027[D7:D4] sets the value of the GPOs. # SPI Register 0x027—GPO Force and Init # [D7:D4]—GPO Manual Control[3:0] When clear, the GPOs are logic low. When set, the GPOs are logic high. Bit D7 controls GPO\_3, Bit D6 controls GPO\_2, Bit D5 controls GPO\_1, and Bit D4 controls GPO\_0. Only applies when Register 0x026[D4] is set. ### [D3:D0]—GPO Init State[3:0] When clear, the GPOs are logic low in the sleep, wait, and alert states and when set, the GPOs are logic high. Bit D3 controls GPO\_3, D2 controls GPO\_2, D1 controls GPO\_1, and Bit D0 controls GPO\_0. Only applicable when the GPO states are slaved to the ENSM. Only applicable if 0x026[D4] is clear. # SPI Register 0x028 Through SPI Register 0x02B—GPOn Rx Delay[7:0] Only applicable if the GPOs are slaved to the ENSM (Register $0x026[\mathrm{D4}]$ clear). These registers set the delay from ENSM changing to Rx to the time that the GPOs change logic level: 1 $\mu$ s/LSB with a range from 0 $\mu$ s to 255 $\mu$ s. The delay from ENSM change of Rx to alert is always fixed, allowing for the Rx flush state before changing the GPO states. Register 0x03A must be set correctly for the delay resolution to be 1 $\mu$ s/LSB. # SPI Register 0x02C Through SPI Register 0x02F—GPOn Tx Delay[7:0] These registers function the same as Register 0x028 to Register 0x02B but for the transition from the alert state to the Rx state. # SPI Register 0x030 Through SPI Register 0x033— AuxDACn Rx/Tx Delay[7:0] These delays affect the state of the AuxDACs similar to how Register 0x028 through Register 0x02B affect the GPOs. Only applicable if Register 0x026[D7] is clear. # CONTROL OUTPUT REGISTERS (ADDRESS 0x035 THROUGH ADDRESS 0x036) Table 19. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------|----------|-----------------------------|----------|----------|----------|----------|----------|----------|---------|-----| | 0x035 | Control Output Pointer | | Control Output Pointer[7:0] | | | | | | | | | | 0x036 | Control Output Enable | En ctrl7 | En ctrl6 | En ctrl5 | En ctrl4 | En ctrl3 | En ctrl2 | En ctrl1 | En ctrl0 | 0xFF | R/W | The ad9361\_ctrl\_outs\_setup function configures the control outputs. # SPI Register 0x035—Control Output Pointer This register sets the pointer to a table of control output signals. See the control output portion of the user guide for mapping of control output signals to pointer value and control output ball. # SPI Register 0x036—Control Output Enable The bits in this register enable/disable the control output outputs. See Table 20 for mapping. Table 20. Control Output Bit/Ball Mapping | Control Output Bit Position | CTRL_OUT Pin Name | AD9364 Pin Designation | | |-----------------------------|-------------------|------------------------|--| | 7 | CTRL_OUT7 | G4 | | | 6 | CTRL_OUT6 | F4 | | | 5 | CTRL_OUT5 | F5 | | | 4 | CTRL_OUT4 | F6 | | | 3 | CTRL_OUT3 | E6 | | | 2 | CTRL_OUT2 | E5 | | | 1 | CTRL_OUT1 | E4 | | | 0 | CTRL_OUT0 | D4 | | # PRODUCT ID REGISTER (ADDRESS 0x037) ### Table 21. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------|----|----|-----|----|----------|----|----------|----|---------|-----| | 0x037 | Product ID | | 0 | pen | | Always 1 | | Rev[2:0] | | 0x | R | # SPI Register 0x037—Product ID Bits[D2:D0] represent the revision of the device. # REFERENCE CLOCK CYCLES REGISTER (ADDRESS 0x03A) #### Table 22. | Register Address | Register Address Name | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|------------------------|------|----|------|---------|----------|---------|---------|----|---------|-----| | 0x03A | Reference Clock Cycles | Open | | Refe | rence C | lock Cyc | les per | μs[6:0] | | 0x00 | R/W | ### SPI Register 0x03A—Reference Clock Cycles The ad9361\_set\_ref\_clk\_cycles function configures this register. Many delay settings assume a resolution of 1 LSB/ $\mu$ s. For this to be correct, Register 0x03A must be programmed with the number of reference clock cycles per microsecond minus 1. The reference clock is an external reference or the DCXO. # DIGITAL IO CONTROL REGISTERS (ADDRESS 0x03B THROUGH ADDRESS 0x03E) #### Table 23 | 1 abic 23. | | 1 | | 1 | | | | | | | 1 | |---------------------|-------------------------|-----------------|----------------------|-----------------------|------------------|-------------------|--------------------|-------------|----------------|---------|-----| | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | 0x03B | Digital I/O<br>Control | CLKOUT<br>Drive | DATACLK<br>drive | | LK slew<br>:0] | Must be<br>0 | Data Port<br>Drive | | Port<br>/[1:0] | 0x00 | R/W | | 0x03C | LVDS Bias<br>control | CLK Ou | t Slew[1:0] | Rx On<br>Chip<br>Term | Bypass<br>Bias R | LVDS Tx<br>LO VCM | LVD: | S Bias [2:0 | ] | 0x03 | R/W | | 0x03D | LVDS Invert<br>control1 | | | ני | VDS pn In | vert[7:0] | | | | 0x00 | R/W | | 0x03E | LVDS Invert control2 | | LVDS pn Invert[15:8] | | | | | | | 0x00 | R/W | # SPI Register 0x03B—Digital I/O Control ### D7—CLKOUT Drive CLK\_OUT drive strength. Setting this bit increases the drive strength by approximately 20%. ### D6—DATACLK Drive DATA\_CLK drive strength. Setting this bit increases the drive strength by approximately 20%. # [D5:D4]—DATACLK Slew[1:0] Slew control for DATA\_CLK. 1'b00 for fastest rise/fall times. 1'b11 for slowest rise/fall times. ### D3-Must be 0 ### D2—Data Port Drive Data port output driver strength. Setting this bit increases the drive strength by approximately 20%. ### [D1:D0]—Data Port Slew[1:0] Slew control for the data ports. 1'b00 for fastest rise/fall times. 1'b11 for slowest rise/fall times. # SPI Register 0x03C—LVDS Bias Control # [D7:D6]—CLK Out Slew[1:0] Slew control for CLK\_OUT. 1'b00 for fastest rise/fall times. 1'b11 for slowest rise/fall times. ### D5—Rx On Chip Term Use LVDS 100 on-chip termination for all data path, Tx\_FRAME, and FB\_CLK. Do not set this bit in CMOS mode. # D4—Bypass Bias R Bypass bias resistor in LVDS Rx comparator. ### D3-LVDS Tx LO VCM Lowers output common-mode voltage by 60 mV. ### [D2:D0]—LVDS Bias[2:0] LVDS driver amplitude control. $|V_{OD}| = 75 \text{ mV}$ to 450 mV; 75 mV/LSB. # SPI Registers 0x03D and 0x03E—LVDS Invert Control The phase of any LVDS pair can be inverted from its default configuration by setting bits in these two registers (see Table 24). The default configuration for the data bits is inverted. Set 0x03D = 0xFF and 0x03E = 0x0F to prevent data inversion. Clock and frame signals are not inverted in the default case. **Table 24. LVDS Signal Inversion Mapping** | Register and Bits | Signal<br>Affected | Chip Default<br>Bit Value | Configuration for<br>Chip Default | Recommended<br>Configuration | |--------------------|--------------------|---------------------------|-----------------------------------|------------------------------| | SPI Register 0x03D | | | | | | D7 | P0[3:2] | 0 | Inverted | 1 | | D6 | P0[1:0] | 0 | Inverted | 1 | | D5 | P1[11:10] | 0 | Inverted | 1 | | D4 | P1[9:8] | 0 | Inverted | 1 | | D3 | P1[7:6] | 0 | Inverted | 1 | | D2 | P1[5:4] | 0 | Inverted | 1 | | D1 | P1[3:2] | 0 | Inverted | 1 | | D0 | P1[2:0] | 0 | Inverted | 1 | | SPI Register 0x03E | | | | | | D7 | FBCLK | 0 | Not inverted | 0 | | D6 | Tx Frame | 0 | Not inverted | 0 | | D5 | DATACLK | 0 | Not inverted | 0 | | D4 | Rx Frame | 0 | Not inverted | 0 | | D3 | P0[11:10] | 0 | Inverted | 1 | | D2 | P0[9:8] | 0 | Inverted | 1 | | D1 | P0[7:6] | 0 | Inverted | 1 | | D0 | P0[5:4] | 0 | Inverted | 1 | # **UG-672** # BBPLL CONTROL REGISTERS (ADDRESS 0x03F THROUGH ADDRESS 0x04E) Table 25 | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|---------------------------------|------------------------------|-----------------------------------|--------------------------------------------------------|---------------|--------------------------|---------------------|------------------------|-----------------------|---------|-----| | 0x03F | BBPLL<br>Control 1 | | Must be | e 0 | | BBPLL<br>SDM<br>Enable B | Start BB<br>VCO CAL | BBPLL<br>SDM<br>Bypass | BBPLL<br>Reset<br>Bar | 0x01 | R/W | | 0x040 | Must be 0 | | | | Mus | t be 0 | | | | 0x00 | R/W | | 0x041 | Fractional<br>BB Freq<br>Word 1 | | Set to 0 | | | Fractional B | B Frequency | Word[20:16] | I | 0x00 | R/W | | 0x042 | Fractional<br>BB Freq<br>Word 2 | | | Fract | ional BB Fred | quency Word | [15:8] | | | 0x00 | R/W | | 0x043 | Fractional<br>BB Freq<br>Word 3 | | Fractional BB Frequency Word[7:0] | | | | | | | 0x00 | R/W | | 0x044 | Integer BB<br>Freq Word | | Integer BB Frequency Word[7:0] | | | | | | | 0x10 | R/W | | 0x045 | Ref Clock<br>Scaler | | Must be 0 Ref Clock Scaler[1:0] | | | | | | | 0x00 | R/W | | 0x046 | CP Current | Must | be 0 | | | Charge Pun | np Current[5: | 0] | | 0x09 | R/W | | 0x047 | MCS Scale | MCS refclk<br>Scale En | | I | | Must be 0 | | | | 0x00 | R/W | | 0x048 | Loop Filter 1 | C | 1 Word[2:0] | | | | R1 Word[4:0] | | | 0xC5 | R/W | | 0x049 | Loop Filter 2 | R2 Word[0] | | | C2 Word[4 | i:0] | | C1 Word[ | [4:3] | 0xB8 | R/W | | 0x04A | Loop Filter 3 | Bypass C3 | Bypass R2 | | C31 | Word[3:0] | | R2 Word[ | [2:1] | 0x2E | R/W | | 0x04B | VCO Control | Freq Cal<br>Enable | Set to 2 | Set to 2'b11 Must be Force Forced VCO band band enable | | | | | | 0xC0 | R/W | | 0x04C | Must be<br>0x86 | | Set to 0x86 | | | | | | | 0x00 | R/W | | 0x04D | BBPLL<br>Control 2 | | ٨ | Must be 0 | | | Si | ee description | on | 0x00 | R/W | | 0x04E | BBPLL<br>Control 3 | Must be 0 Set to 1 Must be 0 | | | | | | 0x00 | R/W | | | The BBPLL registers are completely configured by the ad9361\_bbpll\_set\_rate function. The RF BBPLL Synthesizer section of the AD9364 Reference Manual has more information about individual functions of the BBPLL. # SPI Register 0x03F—BBPLL Control 1 [D7:D4]—Must be 0 ### D3—BBPLL SDM EnableB Test mode, normally clear. Clearing this bit turns on the clock to the BBPLL SDM. Set to disable the SDM. Use in conjunction with the BBPLL SDM bypass bit (D1). ### D2-Start BB VCO Cal Set this bit after writing the BBPLL words to calibrate the VCO. Bit D7 of Register 0x04B must be set to enable the calibration. Clear the Start BB VCO Cal bit after setting it (it is not self-clearing). The set and clear instructions can be consecutive without waiting for the calibration to complete. # D1—BBPLL SDM Bypass Test mode, normally clear. Setting this bit disconnects the SDM from the BBPLL, making it an integer PLL. Use with the BBPLL SDM EnableB bit (D3). ### D0-BBPLL Reset Bar When clear, the BBPLL is disabled. Setting this bit enables the BBPLL. Set this bit after writing the BBPLL words. SPI Register 0x040—Must be 0 SPI Register 0x041[D7:D5]—Set to 0 SPI Register 0x041[D4:D0] Through SPI Register 0x044— Fractional and Integer BB Freq Words See Equation 8, Equation 9, and Equation 10. $$BBPLL \ Integer \ Word = Floor \left( \frac{BBPLL \ Frequency \ (MHz)}{Reference \ Clock \ Frequency} \right)$$ $$BBPLL \ Frac \ Word = Floor \left( \left( \frac{BBPLL \ Frequency \ (MHz)}{Reference \ Clock \ Frequency} - floor \left( \frac{BBPLL \ Frequency \ (MHz)}{Reference \ Clock \ Frequency} \right) \right) \times 2088960 \right)$$ $$9$$ $$F_{OUT} = F_{REF} \times \left[ N_{INTEGER} + \frac{N_{FRACTIONAL}}{2088960} \right]$$ 10 ### where: $N_{INTEGER}$ is the BBPLL integer word (decimal). N<sub>FRACTIONAL</sub> is the BBPLL fractional word (decimal). # **AD9364 Register Map Reference Manual** ### SPI Register 0x045—Ref Clock Scaler [D7:D2]—Must be 0 [D1:D0]—Ref Clock Scaler[1:0] The reference clock frequency is scaled before it enters the BBPLL. 00: x1; 01: $x\frac{1}{4}$ ; 10: $x\frac{1}{4}$ ; 11: x2. # SPI Register 0x046—CP Current [D7:D6]—Must be 0 [D5:D0]—Charge Pump Current[5:0] Charge pump bleed current setting. Resolution: 25 $\mu A.$ Offset: 25 $\mu A.$ Range: 25 $\mu A$ to 1575 $\mu A.$ # SPI Register 0x047—MCS Scale ### D7-MCS Refclk Scale En Only applies if using multichip synchronization. Set this bit to use the BBPLL refclk scaler output as the clock domain that detects transitions on the SYNC\_IN pin. [D6:D0]—Must be 0 # SPI Register 0x048 Through SPI Register 0x04A—Loop Filter These registers are set by the ad9361\_bbpll\_set\_rate function. The The RF BBPLL Synthesizer section of the AD9364 Reference Manual has more information about the loop filter. # SPI Register 0x04B—VCO Control # D7—Freq Cal Enable Set this bit to enable VCO calibration. See also Init BB VCO Cal bit (0x03F[D2]). [D6:D5]—Set to 2'b11 D4-Must be 0 D3—Force VCO Band Enable See Bits[D2:D0]. # [D2:D0]—Forced VCO Band Word[2:0] When a BBPLL VCO calibration completes, the VCO is in one of 5 bands, coded in this register as 0 through 4. Setting Bit D3 forces the band word to the value written in Bits[D2:D0]. ### SPI Register 0x04C—Set to 0x86 # SPI Register 0x04D—BBPLL Control 2 [D6:D3]—Must be 0 [D2:D0]—See Description These are internal BBPLL bits. After setting Register 0x04C to Register 0x086, set Register 0x04D to 0x01 and then to 0x05. # SPI Register 0x04E—BBPLL Control 3 [D7:D5]—Must be 0 D4-Set to 1 [D3:D0]—Must be 0 # POWER DOWN OVERRIDE REGISTERS (ADDRESS 0x050 THROUGH ADDRESS 0x058) Table 26. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------------------------|------|--------------------------------------------|---------------------------------------|------------------------------------------|--------------------------------------|------------------------------------|-------------------------------|------------------------------------|---------|-----| | 0x050 | Rx Synth<br>Power<br>Down<br>Override | | Open | | Rx LO<br>Power<br>Down | Rx Synth<br>VCO ALC<br>Power<br>Down | Rx Synth<br>PTAT<br>Power<br>Down | Rx Synth<br>VCO Power<br>Down | Rx Synth<br>VCO LDO<br>Power Down | 0x00 | R/W | | 0x051 | Tx Synth<br>Power<br>Down<br>Override | | Open | | Tx LO<br>Power<br>Down | Tx Synth<br>VCO ALC<br>Power<br>Down | Tx Synth<br>PTAT<br>Power<br>Down | Tx Synth<br>VCO Power<br>Down | Tx Synth<br>VCO LDO<br>Power Down | 0x00 | R/W | | 0x052 | Control 0 | | | M | ust be 0 | | | Must l | be 2'b11 | 0x03 | R/W | | 0x053 | Must be 0 | | | | | Must be 0 | | | | 0x00 | R/W | | 0x054 | Rx ADC<br>Power<br>Down<br>Override | | Rx ADC Power Down[7:0] | | | | | | | 0x00 | R/W | | 0x055 | Open | | | | | Open | | | | 0x00 | R/W | | 0x056 | Tx Analog<br>Power<br>Down<br>Override 1 | Open | Tx<br>Secondary<br>Filter<br>Power<br>Down | Open | Tx BBF<br>Power<br>Down | Open | Tx DAC<br>Power<br>Down | Open | Tx DAC Bias<br>Power<br>Down | 0x00 | R/W | | 0x057 | Analog<br>Power<br>Down<br>Override | | Open | Rx Ext VCO<br>Buffer<br>Power<br>Down | Tx Ext<br>VCO<br>Buffer<br>Power<br>Down | Open | Tx Monitor<br>Power<br>Down | Open | Tx<br>Upconverter<br>Power<br>Down | 0x3C | R/W | | 0x058 | Misc Power<br>Down<br>Override | | Rx LNA<br>Power Down | Ор | en | Open | Rx<br>Calibration<br>Power<br>Down | DCXO<br>Power<br>Down | Master Bias<br>Power Down | 0x30 | R/W | # SPI Register 0x050—Rx Synth Power Down Override D4—Rx LO Power Down Setting this bit powers down the Rx LO dividers if MCS RF is disabled (Register 0x001[D3] = 0). If MCS RF is enabled, the ENSM state machine enables and disables the Rx LO dividers. This state machine also enables and disables the Rx synthesizer. Thus, if D4 is set and MCS RF is enabled, the Rx LO dividers power up and down when the Rx synthesizer powers up and down. The Rx LO dividers are always powered down for external VCO operation. # D3—Rx Synth VCO ALC Power Down Setting this bit powers down the Rx synthesizer VCO automatic level control. ### D2—Rx Synth PTAT Power Down The PTAT is a temperature-compensated current used for the Rx synthesizer. This bit is OR'ed with the inverse of 0x242[D4:D3]. To turn off PTAT, set 0x050[D2] and clear 0x242[D4:D3]. The synth can still operate but it will not be temperature-compensated. ### D1—Rx Synth VCO Power Down Setting this bit powers down the Rx synthesizer VCO. # D0—Rx Synth VCO LDO Power Down Setting this bit powers down the Rx synthesizer VCO LDO. # SPI Register 0x051—Tx Synth Power Down Override Same as 0x050 but controls the transmitter LO circuits. # SPI Register 0x052—Control 0 [D7:D2]—Must be 0 [D1:D0]—Must be 2'b11 # **AD9364 Register Map Reference Manual** # SPI Register 0x053—Must be 0 # SPI Registers 0x054—Rx ADC Power Down Override This register controls the receive ADC. Only 0x00 (ADC on) and 0xFF (ADC off) are valid settings. # SPI Register 0x056—Tx Analog Power Down Override 1 ### D6—Tx Secondary Filter Power Down Setting this bit powers down the Tx secondary filter. #### D4—Tx BBF Power Down Setting this bit powers down the Tx baseband low-pass filters. ### D2—Tx DAC Power Down Setting this bit powers down the Tx DAC. ### D0-Tx DAC Bias Power Down Setting this bit powers down the Tx DAC bias supply. ### SPI Register 0x057—Analog Power Down Override ### D5—Rx Ext VCO Buffer Power Down Clear this bit to use an external VCO. ### D4—Tx Ext VCO Buffer Power Down Functions the same as Bit D5 but applies to the Tx VCO. ### D2—Tx Monitor Power Down Setting this bit powers down the Tx monitor LO circuitry. This bit is set by default. When the Tx Monitor function is used (see Register 0x001 and Register 0x06E) this bit should be clear to enable the LO circuitry. # D0—Tx Upconverter Power Down Setting this bit powers down the Tx upconverters. # SPI Register 0x058—Misc Power Down Override # D6—Rx LNA Power Down Setting this bit powers down the Rx LNAs. ### D2—Rx Calibration Power Down Setting this bit powers down the Rx calibration blocks. ### D1-DCXO Power Down Set when using an external reference clock to save power. ### D0-Master Bias Power Down Setting this bit powers down all analog bias. Only leakage current will flow. # **OVERFLOW REGISTERS (ADDRESS 0x05E THROUGH ADDRESS 0x05F)** ### Table 27. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------|---------------|---------|--------|--------|--------|--------|---------|---------|---------|-----| | 0x05E | CH Overflow | BBPLL<br>Lock | CH INT3 | CH HB3 | CH HB2 | CH QEC | CH HB1 | CH TFIR | CH RFIR | 0x | R | None of the overload bits self-clear. During initialization, some of these overload bits may show overloads. To read the current status of the bits, perform two consecutive SPI reads. # SPI Register 0x05E—CH 1 Overflow # D7—BBPLL Lock If this bit is set, the BBPLL is locked. # D6-CH INT3 If this bit is set, a digital overflow occurs in the Tx interpolate by 3 filter. ### D5-CH HB3 If this bit is set, a digital overflow occurs in the Tx half-band 3 filter. # D4-CH HB2 If this bit is set, a digital overflow occurs in the Tx half-band 2 filter. ### D3—CH QEC If this bit is set, a digital overflow occurs in the Tx quadrature error correction filter. # D2-CH HB1 If this bit is set, a digital overflow occurs in the Tx half-band 1 filter. ### D1—CH TFIR If this bit is set, a digital overflow occurs in the Tx FIR filter. # D0-CH RFIR If this bit is set, a digital overflow occurs in the Rx FIR filter. # TRANSMITTER CONFIGURATION # Tx PROGRAMMABLE FIR FILTER REGISTERS (ADDRESS 0x060 THROUGH ADDRESS 0x065) ### Table 28. | Register<br>Address | Name | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------------------|---|--------------------------------------|----|--------------|---------------|----------------|-------------------|----------------|---------|-----| | 0x060 | Tx Filter Coefficient Address | | Tx Filter Coefficient Address[7:0] | | | | | | | | R/W | | 0x061 | Tx Filter Coefficient Write Data 1 | | | | Tx Filter C | Coefficient W | /rite Data [7: | 0] | | 0x | R/W | | 0x062 | Tx Filter Coefficient Write Data 2 | | | | Tx Filter C | oefficient W | rite Data [15 | | 0x | R/W | | | 0x063 | Tx Filter Coefficient Read Data 1 | | Tx Filter Coefficient Read Data[7:0] | | | | | | | 0x | R | | 0x064 | Tx Filter Coefficient Read Data 2 | | | | Tx Filter C | oefficient R | ead Data[15 | :8] | | 0x | R | | 0x065 | Tx Filter Configuration | 1 | Number<br>Taps[2: | | Must<br>be 0 | Set to 1 | Write Tx | Start Tx<br>Clock | Filter<br>Gain | 0x00 | R/W | The ad9361\_set\_tx\_fir\_config function sets up the Tx FIR coefficients. See the Filter Guide section of the AD9364 Reference Manual for more information. # SPI Register 0x060—Tx Filter Coefficient Address The digital filter coefficients are indirectly addressable. The word in this register is address of the coefficient. # SPI Register 0x061 and SPI Register 0x062—Tx Filter Coefficient Write Data n Write the coefficient value to these registers. Write these registers (along with Register 0x060) before setting 0x065[D2]. Coefficients are 16-bit words in twos complement format. The least significant bit is bit 0. # SPI Register 0x063 and SPI Register 0x064—Tx Filter Coefficient Read Data n To read coefficients, write the address in Register 0x060 and then read Register 0x063 and Register 0x064. Coefficients are 16-bit words in twos complement format. The least significant bit is bit 0. # SPI Register 0x065—Tx Filter Configuration [D7:D5]—Number of Taps[2:0] The number of taps (see Equation 11) must be correct. $$\# Taps = 16 \times (Number\ of\ Taps + 1)$$ D4-Must be 0 D3-Set to 1 D2-Write Tx Set this self-clearing bit to write a coefficient. Each write operation must set this bit. After the table has been programmed, write to Register 0x065 with the Write Tx bit cleared and D0 high. Then, write to Register 0x065 again with D0 clear, thus ensuring that the write bit resets internally before the clock stops. Wait 4 Tx sample periods after setting D2 high while the data writes into the table. ### D1-Start Tx Clock Set this bit to start the programming clock when writing coefficients. # D0-Filter Gain Setting this bit attenuates the digital samples by 6 dB. 11 # Tx MONITOR REGISTERS (ADDRESS 0x067 THROUGH ADDRESS 0x070) Table 29. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|----------------------------|------|-----------------------------------------------------------------|------------------|-----------|-------|----------|-----------------|-----------------------|---------|-----| | 0x067 | Tx Mon Low<br>Gain | | Open | Tx Mon<br>Track | | Tx | Mon Low | Gain[4:0] | | 0x13 | R/W | | 0x068 | Tx Mon High<br>Gain | | Open | | | Тх | Mon High | Gain[4:0] | | 0x18 | R/W | | 0x069 | Tx Mon<br>Delay<br>Counter | | Tx Mon Delay Counter[7:0] Tx Level Threshold[5:0] Tx Mon Delay | | | | | | | 0x00 | R/W | | 0x06A | Tx Level<br>Threshold | | T | x Level Thresh | nold[5:0] | | | | on Delay<br>iter[9:8] | 0x00 | R/W | | 0x06B | Tx RSSI1 | | | | Tx RSSI 1 | [8:1] | | | | 0x | R | | 0x06C | Tx RSSI2 | | | | Tx RSSI 2 | [8:1] | | | | 0x | R | | 0x06D | Tx RSSI LSB | | | Open | | | | Tx RSSI<br>2[0] | Tx RSSI<br>1[0] | 0x | R | | 0x06E | TPM Mode<br>Enable | Open | Must be 0 | Tx Mon<br>Enable | Open | | Tx Mc | n Duration[3:0] | | 0xA9 | R/W | | 0x06F | Temp Gain<br>Coefficient | | Enable Temp Gain Coefficient[7:0] for Tx Mon | | | | | | | 0x00 | R/W | | 0x070 | Tx Mon<br>Config | | | Must be 6'b1 | 10000 | | | Tx Mon T | IA Gain[1:0] | 0xc1 | R/W | ### SPI Register 0x067—Tx Mon Low Gain ### D5—Tx Mon Track Setting this bit enables dc offset tracking for the Tx monitor. ### [D4:D0]—Tx Mon Low Gain[4:0] This value sets the Rx LPF gain index when the Tx Atten value in Register 0x073 and Register 0x074 is $\leq$ to the threshold value in Register 0x078. ### SPI Register 0x068—Tx Mon High Gain This value sets the Rx LPF gain index when the TxAtten value in Register 0x073 and Register 0x074 is greater than the threshold value in Register 0x078. # SPI Register 0x069 and SPI Register 0x06A[D1:D0]—Tx Mon Delay After the ENSM enters the Tx state and if the level threshold in 0x06A[D7:D2] = 0, the Tx Mon Delay Counter starts. If 0x06A[D7:D2] is nonzero, the AD9364 compares 6 MSBs of the I and Q samples with 0x06A[D7:D2]. If 0x06A[D7:D2] is exceeded, the Tx Mon Delay Counter starts. After it expires, the AD9364 measures Tx RSSI. Resolution is $64 \times ADC$ clocks/LSB. # SPI Register 0x06A—Tx Level Threshold [D7:D2]—Tx Level Threshold[5:0] See Register 0x069. # SPI Register 0x06B Through SPI Register 0x06D—Tx RSSI n Tx RSSI words. Resolution is 0.25 dB/LSB. Unit is negative dB. # SPI Register 0x06E—TPM Mode Enable #### D5—Tx Mon 1 Enable This bit enables the Tx\_MON Function. When set, the signal at the TX\_MON pin is passed to the TPM block when the ENSM moves to the Tx state. When the ENSM moves to the Rx state the receive path operates normally. When clear, the Tx Mon Function is disabled. See Register 0x001 and Register 0x057. ### [D3:D0]—Tx Mon Duration[3:0] This register specifies the duration of the Tx RSSI measurement per Equation 12. Duration (Tx Sample Cycles) = $16 \times 2^{Tx \, mon \, Duration \, [3:0]}$ 12 # SPI Register 0x06F—Temp Gain Coefficient[7:0] for Tx Mon If very high accuracy is required, during system characterization, the ratio of gain difference per °C would be determined and then coded in twos complement notation. Resolution is 0.0078 dB/°C/LSB. # SPI Register 0x070—Tx Mon Config [D7:D2]—Must be 6'b110000 [D1:D0]—Tx Mon n Gain[1:0] These bits control the Tx monitor front-end gain, per Table 30. Table 30. Tx Monitor Gain | Tx Mon Gain[1:0] | Tx Monitor Gain | |------------------|-----------------| | 00 | Open | | 01 | 0 dB | | 10 | 6 dB | | 11 | 9.5 dB | # Tx POWER CONTROL AND ATTENUATION REGISTERS (ADDRESS 0x073 THROUGH ADDRESS 0x07C) Table 31. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-----------------------|------|---------------------------------|--------------|---------|----------------|-----------|-------|-------------|---------|-----| | 0x073 | Tx Atten 0 | | | | Tx | Atten[7:0] | | | | 0x00 | R/W | | 0x074 | Tx Atten 1 | | | C | )pen | | | | Tx Atten[8] | 0x00 | R/W | | 0x075 | Open | | | | | Open | | | • | 0x00 | R/W | | 0x076 | Open | | | C | )pen | Open | 0x00 | R/W | | | | | 0x077 | Tx Atten Offset | Open | Mask Clr Atten<br>Update | | | Tx Atte | en Offset | [5:0] | | 0x40 | R/W | | 0x078 | Tx Atten<br>Threshold | | | | Tx Atte | en Thresh[7:0] | | | | 0x3c | R/W | | 0x079 | Open | | | | | Open | | | | 0x00 | R/W | | 0x07A | Open | | | | | Open | | | | 0x00 | R/W | | 0x07B | Open | | | | | | 0x00 | R/W | | | | | 0x07C | Immediate<br>Update | Open | Immediately<br>Update TPC Atten | Must<br>be 0 | | | 0x00 | R/W | | | | The ad9361\_set\_tx\_attenuation function configures attenuation. # SPI Register 0x073 and SPI Register 0x074—Tx Atten[8:0] This 9-bit word sets the Tx path attenuation. Zero = zero attenuation. Resolution is 0.25 dB/LSB. Range is 0 to 359 (d). # SPI Register 0x077—Tx Atten Offset # D6—Mask Clr Atten Update When clear, the Immediately Update TPC Atten bit in Register 0x07C[D6] self-clears. When set, the, the Immediately Update TPC Atten bit does not self-clear. # [D5:D0]—Tx Atten Offset[5:0] This unsigned value adds to the words in Register 0x073 through Register 0x074, resulting in new attenuation words. Resolution is 0.25 dB/LSB. # SPI Register 0x078—Tx Atten Threshold See 0x067[4:0] and Register 0x068. Resolution is 0.25 dB/LSB. # SPI Register 0x07C—Immediate Update D6—Immediately Update TPC Atten See Register 0x077[D6]. D5-Must be 0 # Tx QUADRATURE CALIBRATION PHASE, GAIN, AND OFFSET CORRECTION REGISTERS (ADDRESS 0x08E THROUGH ADDRESS 0x09F) Table 32. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | | |---------------------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------|----------------|--------|----|----|---------|-----|--|--| | 0x08E | Tx Out 1<br>Phase Corr | | | | Tx Output 1 Pha | ase Correctio | n[7:0] | | | 0x | R/W | | | | 0x08F | Tx Out 1<br>Gain Corr | | | | Tx Output 1 Ga | in Correctior | n[7:0] | | | 0x | R/W | | | | 0x090 | Open | | | | C | pen | | | | 0x | R/W | | | | 0x091 | Open | | | | C | pen | | | | 0x | R/W | | | | 0x092 | Tx Out 1<br>Offset I | | | | Tx Output | 1 Offset I[7:0 | ] | | | 0x | R/W | | | | 0x093 | Tx Out 1<br>Offset Q | | Tx Output 1 Offset Q[7:0] | | | | | | | | | | | | 0x094 | Open | | Open<br>Open | | | | | | | | | | | | 0x095 | Open | | Open | | | | | | | | | | | | 0x096 | Tx Out 2<br>Phase Corr | | Tx Output 2 Phase Correction[7:0] | | | | | | | | | | | | 0x097 | Tx Out 2<br>Gain Corr | | | | Tx Output 2 Ga | in Correctior | n[7:0] | | | 0x | R/W | | | | 0x098 | Open | | | | C | pen | | | | 0x | R/W | | | | 0x099 | Open | | | | C | pen | | | | 0x | R/W | | | | 0x09A | Tx Out 2<br>Offset I | | | | Tx Output | 2 Offset I[7:0 | ] | | | 0x | R/W | | | | 0x09B | Tx Out 2<br>Offset Q | | | | Tx Output 2 | 2 Offset Q[7:0 | )] | | | 0x | R/W | | | | 0x09C | Open | | | | C | pen | | | | 0x | R/W | | | | 0x09D | Open | | Open | | | | | | | | R/W | | | | 0x09E | Open | | | | C | pen | | | | 0x | | | | | 0x09F | Force Bits | Open | OpenForce Out<br>2 Tx<br>OffsetOpenForce Out<br>2 Tx Phase<br>and GainOpen<br>1 Tx<br>OffsetForce Out<br>1 Tx<br>OffsetForce Out<br>1 Tx<br>Offset | | | | | | | | R/W | | | ### SPI Register 0x08E—Tx Out 1 Phase Corr If 0x09F[D0] is clear, after a Tx quadrature calibration completes, this register holds the phase correction word for TxA. If 0x09F[D0] is set, the value written to this register is used as the phase correction word. ### SPI Register 0x08F—Tx Out 1 Gain Corr If 0x09F[D0] is clear, after a Tx quadrature calibration completes, this register holds the gain correction word for TxA. If 0x09F[D0] is set, the value written to this register is used as the gain correction word. ### SPI Register 0x092—Tx Out 1 Offset I If 0x09F[D2] is clear after a Tx quadrature calibration completes, this register holds the LO leakage correction word for I signal path of TxA. If 0x09F[D2] is set, the value written to this register is used as the LO leakage correction word. ### SPI Register 0x093—Tx Out 1 Offset Q This register functions the same as Register 0x092 but applies to the Q signal path. ### SPI Register 0x096—Tx Out 2 Phase Corr This register functions the same as Register 0x08E but applies to TxB and the force bit is 0x09F[D4]. # SPI Register 0x097—Tx Out 2 Gain Corr This register functions the same as Register 0x08F but applies to TxB and the force bit is 0x09F[D4]. # SPI Register 0x9A—Tx Out 2 Offset I This register functions the same as Register 0x092 but applies to TxB and the force bit is 0x09F[D6]. # SPI Register 0x09B—Tx Out 2 Offset Q This register functions the same as Register 0x092 but applies to the TxB Q signal path and the force bit is 0x09F[D6]. # SPI Register 0x09F—Force Bits These bits force the values in Register 0x08E through Register 0x09B to be the Tx quadrature calibration correction words. # Tx QUADRATURE CALIBRATION CONFIGURATION REGISTERS (ADDRESS 0x0A0 THROUGH ADDRESS 0x0AE) Table 33. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|---------------------------------------------|---------------------------------|-----------------------|---------------------|----------------|-----------------|--------------|---------------|----------------|---------|-----| | 0x0A0 | Quad Cal<br>NCO Freq<br>and Phase<br>Offset | Open | Rx NCO Fi | requency[1:0] | | Rx NCO I | Phase Off | set[4:0] | | 0x0C | R/W | | 0x0A1 | Quad Cal<br>Control | Free<br>Run<br>Enable | Set to 1 | DC Offset<br>Enable | Gain<br>Enable | Phase<br>Enable | Must<br>be 0 | Set t | o 2'b11 | 0x78 | R/W | | 0x0A2 | Set to 0x7F | | Set to 0x7F | | | | | | | | | | 0x0A3 | Tx NCO<br>Frequency | Tx NCO Must be 0 Frequency[1:0] | | | | | | | | 0x00 | R/W | | 0x0A4 | Set to 0xF0 | | Set to 0xF0 | | | | | | | | | | 0x0A5 | Mag Ftest<br>Thresh | | Mag Ftest Thresh[7:0] | | | | | | | | R/W | | 0x0A6 | Open | | | | Open | | | | | 0x06 | R/W | | 0x0A7 | Tx Quad Cal<br>Status | | 7 | Tx Convergence | Count[5:0] | | | Tx LO<br>Conv | Tx SSB<br>Conv | 0x | R | | 0x0A8 | Open | | | | Open | | | | | 0x | R | | 0x0A9 | Set 0xFF | | | | Set to 0x | FF | | | | 0x20 | R/W | | 0x0AA | Tx Quad<br>Full/LMT Gain | Open | | R | x Full table/ | LMT table ga | in[6:0] | | | 0x0A | R/W | | 0x0AB | Must be 0 | | • | | Must be | 0 | | | | 0x00 | R/W | | 0x0AC | Must be 0 | | | | Must be | 0 | | | | 0x00 | R/W | | 0x0AD | Must be 0 | | | | Must be | 0 | | | | 0x00 | R/W | | 0x0AE | Tx Quad LPF<br>Gain | Open | | | | Rx L | PF gain[4 | :0] | | 0x18 | R/W | The ad9361\_tx\_quad\_calib function configures these registers but the NCO phase offset value in Register 0x0A0 must be determined empirically for many combinations of samling rates and digital filter configurations. Analog Devices' Engineer Zone describes in detail how to configure the registers for a successful Tx quadrature calibration. # SPI Register 0x0A0—Quad Cal NCO Freq and Phase Offset ### [D6:D5]—Rx NCO Frequency[1:0] This value sets the test frequency, per Equation 13, for the Rx path that processes the Tx test tone. The Rx NCO frequency should equal the Tx NCO frequency (Register 0x0A3[D7:D6]). $$Rx \ NCO \ Test \ Frequency = \frac{ClkRF \times (Rx \ NCO \ Frequency[1:0] + 1)}{23}$$ 13 where *ClkRF* is the clock at the input to the Rx FIR filter. ### [D4:D0]—Rx NCO Phase Offset[4:0] This register compensates for the delay of the test signal through the signal path. It must be correct and is affected by the digital filter settings. # SPI Register 0x0A1—Quad Cal Control ### D7—Free Run Enable Normally clear. When this bit is clear, the Tx quadrature calibration runs until the errors are below the thresholds in 0x0A5 and 0x0A6, up to a maximum time set by the Quad Cal Count (0x0A9). This mode forces the algorithm to finish. If the bit is set, the algorithm will not finish until (if) it meets the thresholds. ### D6-Set to 1 # D5—DC Offset Enable Normally set. When set, a Tx quad calibration performs a dc offset correction. Clearing the bit disables this correction. ### D4—Gain Enable Normally set. When set, a Tx quad calibration performs a gain offset correction. Clearing this bit disables this correction. ### D3—Phase Enable Normally set. When set, a Tx quad calibration performs a phase offset correction. Clearing this bit disables this correction. ### D2-Must be 0 [D1:D0]—Set to 2'b11 # SPI Register 0x0A2—Set to 0x7F # SPI Register 0x0A3—Tx NCO Frequency [D7:D6]—Tx NCO Frequency[1:0] These bits sets the test waveform frequency per Equation 14. $$Tx$$ NCO Test $Frequency = \frac{clkTF \times (Tx \ NCO \ Frequency[1:0] + 1)}{32}$ 14 where ClkTF is the clock at the output of the Tx FIR filter. [D5:D0]—Must be 0 # SPI Register 0x0A4—Set to 0xF0 ### SPI Register 0x0A5—Mag Ftest Thresh and Mag Ftest Thresh2 These are thresholds for LO leakage and quadrature correction. Normally set to 0x01 for best performance. # SPI Register 0x0A7—Tx Quad Cal Status [D7:D2]—Convergence Count[5:0] These bits indicate the duration of the Tx quadrature calibration. Higher values indicate longer duration. ### D1-LO Conv If this bit equals one, the LO leakage algorithm converged. ### D0-SSB Conv If this bit equals one, the Quarature Calibratoin algorithm converged ### SPI Register 0x0A9— Set to 0xFF Set to 0xFF. This register sets the maximum time that the Tx quad calibration algorithm can run. ### SPI Register 0x0AA—Tx Quad Full/LMT Gain The AD9364 uses some Rx circuitry when for the Tx quadrature calibration. 0x0AA sets Rx gain for the calibration. When using the full gain table mode, Register 0x0AA specifies the gain index. When using the split table mode, Register 0x0AA specifies the LMT index and Register 0x0AE specifies the LPF index. SPI Register 0x0AB—Must be 0 SPI Register0x 0AC—Must be 0 SPI Register 0x0AD— Must be 0 SPI Register0x 0AE—Tx Quad LPF Gain Only applies if the split gain table is used. See Register 0x0AA. # Tx BASEBAND FILTER REGISTERS (ADDRESS 0x0C2 THROUGH ADDRESS 0x0CC) Table 34. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | |------------------|------------|-----------------|----------------------|----------|----|----------|----------|--------|-------|---------|-----|--| | 0x0C2 | Tx BBF R1 | Override Enable | Override Enable Open | | | | R1[4:0] | | | | | | | 0x0C3 | Tx BBF R2 | Op | Open | | | | 0x1F | R/W | | | | | | 0x0C4 | Tx BBF R3 | Op | Open | | | | 0x1F | R/W | | | | | | 0x0C5 | Tx BBF R4 | Op | Open | | | | R4[4:0] | | | | | | | 0x0C6 | Tx BBF RP | Op | oen | | | | 0x1F | R/W | | | | | | 0x0C7 | Tx BBF C1 | Open | | | | C1[ | 0x2A | R/W | | | | | | 0x0C8 | Tx BBF C2 | Open | | | | C2[ | | 0x2A | R/W | | | | | 0x0C9 | Tx BBF CP | Open | | | | CP[ | | 0x2A | R/W | | | | | 0x0CA | Tuner PD | Must be 0x2 | | | | Set to 0 | Tuner PD | Set to | 2′b10 | 0x20 | R/W | | | 0x0CB | Tx BBF R2b | Must be 0 | R2b Ovr | R2b[4:0] | | | | | 0x00 | R/W | | | The ad9361\_set\_tx\_rf\_bandwidth function configures these registers based on the RF BW. ### SPI Registers 0x0C2—Tx BBF R1 ### D7—Override Enable Setting this bit forces the baseband filter to use the values written into Register 0x0C2 through Register 0x0CB. [D4:D0]-R1[4:0] Tx baseband filter R1 word. # SPI Register 0x0C3 Through SPI Register 0x0C5—Tx BBF R2 Through Tx BBF R4 Tx baseband filter R2 through R4 words. # SPI Register 0x0C6—Tx BBF RP Tx baseband filter real pole word. # SPI Register 0x0C7 and 0x0C8—Tx BBF C1 and C2 Tx baseband filter C1 and C2 words. # SPI Register 0x0C9—Tx BBF CP Tx baseband filter real pole word. # SPI Register 0x0CA—Tuner PD [D7:D3]-Set to 0x2 D3-Set to 0 D2—Tuner PD Clear this bit to run a Tx baseband filtercalibration. Set the bit after the calibration completes. [D1:D0]—Set to 2'b10 ### SPI Register 0x0CB—Tx BBF R2b D7-Must be 0 D5-R2b Ovr This is a force bit but it only allows the R2b value to be forced. Use only if performing a manual calibration. [D4:D0]-R2b[4:0] Tx baseband filter R2b control word. # Tx SECONDARY FILTER REGISTERS (ADDRESS 0x0D0 THROUGH ADDRESS 0x0D3) Table 35. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|--------------|----|-------------|--------------|----|-------|---------|--------------------|-----|---------|-----| | 0x0D0 | Config0 | | Must be 0x5 | | | | | Cc[1:0] AmpBias[1: | | | R/W | | 0x0D1 | Resistor | | Open | | | | Resisto | 0x0Fh | R/W | | | | 0x0D2 | Capacitor | ( | Open | apacitor[5:0 | 0] | 0x1Fh | R/W | | | | | | 0x0D3 | Must be 0x60 | | | | | | | 0x60h | R/W | | | The ad9361\_set\_tx\_rf\_bandwidth function configures these registers based on the RF BW. This register provides filtering for Tx noise that is far out from the channel. Typically set the filter corner to 5× the base-band BW. # SPI Register 0x0D0—Config0 [D7:D4]—Must be 0x5 [D3:D2]-Cc[1:0] Compensation network for the amplifiers. Set per Table 36. Table 36. Secondary Filter Cc and Amp Bias | RF Bandwidth (RF BW) | Cc[1:0] | AmpBias[1:0] | |---------------------------------------------------|---------|--------------| | ≤9 MHz | 10 | 01 | | $9 \text{ MHz} < \text{RF BW} \le 24 \text{ MHz}$ | 01 | 10 | | > 24 MHz | 01 | 11 | ### [D1:D0]—AmpBias[1:0] These bits set amplifier bias current. Set per Table 36. Higher current equals lower noise and wider BW. # SPI Register 0x0D1—Resistor[3:0] Secondary filter resistor, which, along with the Capacitor[5:0] bits, sets the 3 dB, corner (see 0x0D2). Settings per Table 37. Table 37. Post Secondary Filter Stage Resistance | Resistor[3:0] | Post-Filter Stage Resistance (Ω) | |---------------|----------------------------------| | 0001 | 800 | | 0011 | 400 | | 0100 | 200 | | 1100 | 100 | # SPI Register 0x0D2—Capacitor[5:0] Secondary filter capacitor, which, along with the Resistor, sets the 3 dB corner (see 0x0D1). Set Capacitor such that Resistor is as low as possible. # SPI Register 0x0D3—Must be 0x60 # Tx BBF TUNER CONFIGURATION REGISTERS (ADDRESS 0x0D6 THROUGH ADDRESS 0x0D7) Table 38. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|---------------------|------|--------------------------|----|----|------|---------|-----------|-----------------|---------|-----| | 0x0D6 | Tx BBF Tune Divider | | Tx BBF Tune Divider[7:0] | | | | | | | | R/W | | 0x0D7 | Tx BBF Tune Mode | Open | pen Must be 2'b00 | | | Must | be 3′b1 | 11 Tx BBF | Tune Divider[8] | 0x1E | R/W | The ad9361\_set\_tx\_rf\_bandwidth function configures these registers base d on the RF BW. # SPI Register 0x0D6 and SPI Register 0x0D7[D0] The Tx BBF uses a clock during calibration, derived by dividing down the BBPLL per Equation 15. $$Tx~BBF~Tune~Divider = Ceil~\left(\frac{BBPLL~Frequency \times ln(2)}{BBW \times 3.2 \times \pi}\right)$$ 15 SPI Register 0x0D7—Tx BBF Tune Mode [D6:D5]—Must be 2'b00 D4—Must be 1 [D3:D1]—Must be 3'b111 # RECEIVER CONFIGURATION # Rx PROGRAMMABLE FIR FILTER REGISTERS (ADDRESS 0x0F0 THROUGH ADDRESS 0x0F6) Table 39. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-----------------------------|-----------------------|----------------------------------------|----|--------------|--------------|--------------|-------------------|------|---------|-----| | 0x0F0 | Rx Filter Coeff Addr | | Rx Filter Addr[7:0] 0 | | | | | | 0x | R/W | | | 0x0F1 | Rx Filter Coeff Data 1 | | Rx Filter Coefficient Write Data[7:0] | | | | | | | | R/W | | 0x0F2 | Rx Filter Coeff Data 2 | | Rx Filter Coefficient Write Data[15:8] | | | | | | | | R/W | | 0x0F3 | Rx Filter Coeff Read Data 1 | | | F | Rx Filter Co | efficient R | ead Back Dat | ta[7:0] | | 0x | R | | 0x0F4 | Rx Filter Coeff Read Data 2 | | | R | x Filter Co | efficient Re | ead Back Dat | a[15:8] | | 0x | R | | 0x0F5 | Rx Filter Configuration | Nu | ımber<br>Taps | | Must<br>be 0 | Set to 1 | Write Rx | Start Rx<br>Clock | Open | 0x00 | R/W | | 0x0F6 | Rx Filter Gain | Open Filter Gain[1:0] | | | | | | 0x00 | R/W | | | The ad9361\_set\_rx\_fir\_config function loads the FIR filter coefficients and sets up the other FIR parameters. # SPI Register 0x0F0—Rx Filter Coeff Addr The digital filter coefficients are indirectly addressable. Register 0x0F0 holds the address of the coefficient address. # SPI Register 0x0F1 and SPI Register 0x0F2—Rx Filter Coeff Data 1 and Data 2 Write the coefficient values to these registers. Write these registers (along with Register 0x0F0) before setting Register 0x0F5[D5]. Coefficients are in twos complement form, 16-bits wide. # SPI Register 0x0F3 and SPI Register 0x0F4—Rx Filter Coeff Read Data 1 and Data 2 When reading coefficients, write the address in 0x0F0, write Register 0x0F5 to start the programming clock, then read Register 0x0F3 and Register 0x0F4. Coefficients are in twos complement form, 16-bits wide. ### SPI Register 0x0F5—Rx Filter Configuration # [D7:D5]—Number of Taps[2:0] The number of taps of the Rx filter must be correct, per Table 40. The number of taps can be read by first writing to Register 0x0F5 to turn on the clock, select the correct receiver, and read Register 0x0F5. Table 40. Rx Filter Taps | Number of Taps | Number of Taps[2:0] | |----------------|---------------------| | 16 | 000 | | 32 | 001 | | 48 | 010 | | 64 | 011 | | 80 | 100 | | 96 | 101 | | 112 | 110 | | 128 | 111 | D4-Must be 0 D3-Set to 1 D2-Write Rx Set this self-clearing bit to write a coefficient. Each write operation must set this bit. After the table has been programmed, write to Register 0x0F6 with the Write Tx bit cleared and D1 high. Then, write to Register 0x0F6 again with D1 clear, thus ensuring that the write bit resets internally before the clock stops. Wait 4 Tx sample periods after setting D2 high while the data writes into the table. ### D1-Start Rx Clock Set this bit to start the programming clock. # SPI Register 0xF6—Rx Filter Gain These bits affect how much digital gain adds to the digital samples after the RFIR filter per Table 41. Table 41. Rx Filter Gain | Rx Filter Gain[1:0] | Gain | |---------------------|----------------| | 3 | −12 dB | | 2 | −6 dB | | 1 | 0 dB (default) | | 0 | +6 dB | # **UG-672** # GAIN CONTROL GENERAL SETUP REGISTERS (ADDRESS 0x0FA THROUGH ADDRESS 0x10B) # Table 42. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----------------------------------------------|-----------------------------------------|---------------------------------|-------|---------------------------|---------|-----| | 0x0FA | AGC Config1 | S | et to 3'b111 | | Slow Attack<br>Hybrid Mode | Оре | en | | n Control<br>tup[1:0] | 0xE0 | R/W | | 0x0FB | AGC Config2 | Must be 0 | Gain Unlock<br>Control | | Open | Use Full Enable Gain Table Digital Gain | | Open | Manual<br>Gain<br>Control | 0x08 | R/W | | 0x0FC | AGC Config3 | Manual (CT | RL_IN) Incr Gain<br>Size[2:0] | Step | Inc/Dec LMT<br>Gain | Use AGC for<br>LMT/LPF<br>Gain | Sample<br>] | 0x03 | R/W | | | | 0x0FD | Max LMT/Full Gain | Open | Maximum Full Table/LMT Table Index[6:0] | | | | | | | 0x4C | R/W | | 0x0FE | Peak Wait Time | Manual (CT | Manual (CTRL_IN) Decr Gain Step Size[2:0] Peak Overload Wait Time[4:0] | | | | | | | 0x44 | R/W | | 0x0FF | Open | | Open | | | | | | | | R/W | | 0x100 | Digital Gain | Dig G | Dig Gain Step Size[2:0] Maximum Digital Gain[4:0] | | | | | | | 0x6F | R/W | | 0x101 | AGC Lock Level | Enable Dig AGC Lock Level (Fast)/AGC Inner High Threshold (Slow) [6:0] Sat Ovrg | | | | | | | 0x0A | R/W | | | 0x102 | Open | | Open | | | | | | | 0x | R/W | | 0x103 | Gain Step<br>Config 1 | | Must be 0 Dec Step Size for: Large LMT Overload/Full Open Table Case #3 [2:0] | | | | | | | 0x08 | R/W | | 0x104 | ADC Small<br>Overload<br>Threshold | | ADC Small Overload Threshold[7:0] | | | | | | | | R/W | | 0x105 | ADC Large<br>Overload<br>Threshold | | | А | ADC Large Overloa | d Threshold[7:0] | | | | 0x3A | R/W | | 0x106 | Gain Step<br>Config 2 | Open | for: Small LPF | | rement Step Size<br>hange/Full Table<br>[2:0] | | nt Step Size f<br>ge/Full Table | | | 0x25 | R/W | | 0x107 | Small LMT<br>Overload<br>Threshold | Open | For PD Reset | | Sma | III LMT Overload | Threshold[5 | :0] | | 0x3F | R/W | | 0x108 | Large LMT<br>Overload<br>Threshold | C | )pen | | Larg | je LMT Overload | Threshold[5 | i:0] | | 0x1F | R/W | | 0x109 | Manual LMT/Full<br>Gain | Power<br>Meas in<br>State 5[3] | Manual Full Table/LMT Table Gain Index[6:0] | | | | | | 0x4C | R/W | | | 0x10A | Manual LPF Gain | Power N | Meas in State 5[2: | :0] | | Manual Li | PF Gain [4:0] | | | 0x58 | R/W | | 0x10B | Manual<br>Digital/Forced<br>Gain | | Open | | | Manual/Forced | l Digital Gain | [4:0] | | 0x00 | R/W | These registers are configured by the ad9361\_set\_rx\_gain\_control\_mode function. For some applications, register values may need to be modified. See the Gain Control section of the AD9364 Reference Manual for more information. #### SPI Register 0x0FA—AGC Config 1 [D7:D5]—Set to 3'b111 #### D4—Slow Attack Hybrid AGC Mode Set to use slow attack hybrid AGC mode. Clear otherwise. [D1:D0]—Gain Control Setup[1:0] Gain control operation maps to these setup bits per Table 43. Table 43. Gain Control Setup | Gain Control<br>Setup[1:0] | Gain Control Mode | |----------------------------|-------------------------------------------| | 0 | Manual gain | | 1 | Fast attack automatic gain control (AGC) | | 2 | Slow attack AGC | | 3 | Slow attack hybrid AGC—also set 0x0FA[D4] | #### SPI Register 0x0FB—AGC Config 2 D7-Must be 0 #### D6-Gain Unlock Control Applies to the fast AGC and allows the gain to stay locked even under certain overload conditions. #### D3—Use Full Gain Table Set this bit to use the full gain table. Clear to use the split gain table. ## D2—Enable Digital Gain This bit is used in split table mode to enable the digital gain pointer. #### D0—Manual Gain Control Applies to MGC . If this bit is clear, SPI writes change the gain. When this bit is set, control input pins control the gain. If this bit goes high, the gain resets to maximum. #### SPI Register 0x0FC—AGC Config 3 #### [D7:D5]—Manual (CTRL\_IN) Incr Gain Step Size[2:0] Applies to MGC and if the CTRL\_IN signals control gain (0x0FB[D1:D0] set). The gain index increases by this register + 1 when certain CTRL\_IN signals transition high. ## D4—Inc/Dec LMT Gain Applies to MGC, if CTLR\_IN signals control gain (0x0FB[D1:D0] set), if the split gain table is used 0x0FB[D3] clear) and if [D3] is clear. If this bit is set, LNA, Mixer, and TIA gain changes. If this bit is clear, LPF gain changes. #### D3—Use AGC for LMT/LPF Gain Applies to MGC, if the CTRL\_IN signals control gain, (0x0FB[D1:D0] set) and to the split gain table (0x0FB[D3] clear). If this bit is clear, D4 determines where the gain changes. If this bit is set, the AGC determines where the gain changes. #### [D2:D0]—ADC Overrange Sample Size[2:0] These bits +1 equals the number of ADC output samples used to determine an ADC overload. #### SPI Register 0x0FD—Max LMT/Full Gain This register must be set to the maximum gain index of the gain table. ## SPI Register 0x0FE—Peak Wait Time #### [D7:D5]—Manual (CTRL\_IN) Decr Gain Step Size[2:0] Applies to MGC and if the CTRL\_IN signals control gain (0x0FB[D1:D0] set). The gain index decreases by these bits + 1 when certain CTRL\_IN signals transition high. ## [D4:D0]—Peak Overload Wait Time[4:0] This register sets the wait time in ClkRF cycles that the peak detectors are held in reset after a gain change and affects all gain control modes. ### SPI Register 0x100—Digital Gain #### [D7:D5]—Digital Gain Step Size[2:0] Applies to AGC modes, if digital gain is enabled (0x0FB[D2] set), and the split table (0x0FB[D3] clear). If digital saturation occurs, digital gain reduces by this register +1. #### [D4:D0]—Maximum Digital Gain[4:0] Applies if digital gain is enabled (0x0FB[D2] set), equals the maximum allowable digital gain, and applies to all gain control modes. The maximum value is 31 dB. Resolution is 1 dB/LSB. ## SPI Register 0x101—AGC Lock Level ## [D7]—Enable Dig Sat Ovrg Applies to the fast AGC and full gain table. When clear, digital saturation does not cause a gain decrease. When set, digital saturation will cause a gain decrease. ## [D6:D0]—AGC Lock Level (Fast)/AGC Inner High Threshold (Slow)[6:0] Applies to AGC. This register specifies the fast AGC lock level or specifies the slow AGC inner high threshold. Resolution is -1 dBFS/LSB. #### SPI Register 0x103—Gain Step Config 1 [D7:D5]—Must be 0 # [D4:D2]—Step Size for: Large LMT Overload/Full Table Case #3[2:0] Apply to AGC and determine how much the gain changes for large LMT in split tablemode or the small ADC overload for the full table. #### SPI Register 0x104—ADC Small Overload Threshold This register sets the small ADC overload and is one of two that the AGC compares against ADC output samples. This register should be smaller than Register 0x105. #### SPI Register 0x105—ADC Large Overload Threshold This register functions the same as Register 0x104 but should be the larger of the two values. ## SPI Register 0x106—Gain Step Config 2 ## [D6:D4]—Fast Attack Only. Decrement Step Size for: Small LPF Gain Change/Full Table Case #2[2:0] Apply to AGC and determine how much the gain changes for large LPF in split tablemode or the Large LMT or large ADC overloads in full table mode. # [D3:D0]—Decrement Step Size for: Large LPF Gain Change/Full Table Case #1 Apply to AGC and determine how much the gain changes for large LPF in split tablemode or the large LMT and large ADC overloads in full table mode. ## SPI Register 0x107—Small LMT Overload Threshold D6—Force PD Reset Setting this bit forces the ADC and LMT peak detectors to ignore peak overloads. ## [D5:D0]—Small LMT Overload Threshold[5:0] These bits, mapped per Equation 16, set the small LMT overload threshold and is one of two that the AGC compares against the signal at the input to the LPF. This register should be smaller than Register 0x108. The valid range is from 0x07 to 0x31. LMT Overload Threshold $(mVpeak) = 16 \, mV \times (LMT \, Overload \, Threshold[5:0] + 1)$ #### SPI Register 0x108—Large LMT Overload Threshold This register functions the same as Register 0x107 (and uses the same equation) but should be larger than 0x107[D5:D0]. ### SPI Register 0x109—Manual LMT/Full Gain D7—Power Meas in State 5[3] Same as Dec Power Measurement Duration in 0x15C[D3:D0] but apply only to State 5 (gain lock) for the fast AGC. #### [D6:D0]—Manual Full table/LMT Table Gain Index[6:0] For MGC, write this register to set the full table or LMT index. For AGC, this register holds the current full or LMT index. #### SPI Register 0x10A—Manual LPF Gain [D7:D5]—Power Meas in State 5[2:0] See Register 0x109[D7]. ## [D4:D0]—Manual LPF Gain[4:0] Applies to split table mode. For MGC, write this register to set the LPF gain table index value. For AGC, this register holds the current LPF index. ## SPI Register 0x10B—Manual Digital Gain [D4:D0]—Manual/Forced Digital Gain Applies to the split table. In MGC, write this register to set the digital gain. In AGC mode, these bits hold the digital gain. 16 #### FAST ATTACK AGC SETUP REGISTERS (ADDRESS 0x110 THROUGH ADDRESS 0x11B) Table 44. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|---------------------------------------|--------------------------------------------------|------------------------------------------------------------|------------------------------------------------------|--------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------------|------------------------|---------|-----| | 0x110 | Config 1 | Enable<br>Gain Inc<br>after Gain<br>Lock | Goto Opt<br>Gain if<br>Energy<br>Lost or<br>EN_AGC<br>High | Goto Set<br>Gain if<br>EN_AGC<br>High | Goto<br>Set<br>Gain if<br>Exit Rx<br>State | Don't<br>Unlock<br>Gain if<br>Energy<br>Lost | Goto<br>Optimized<br>Gain if Exit<br>Rx State | Don't<br>Unlock<br>Gain If Lg<br>ADC or<br>LMT Ovrg | Enable<br>Incr<br>Gain | 0x02 | R/W | | 0x111 | Config 2<br>and<br>Settling<br>Delay | Use Last<br>Lock Level<br>for Set<br>Gain | Enable LMT<br>Gain Incr<br>for Lock<br>Level | Goto Max<br>Gain or<br>Opt Gain if<br>EN_AGC<br>High | | | Settling Delay[4 | l:0] | | 0xCA | R/W | | 0x112 | Energy Lost<br>Threshold | Post Lock Le<br>for: LPF Tabl<br>[1:0] | evel Step Size<br>e/Full Table | Energy Lost Threshold[5:0] | | | | 0x4A | R/W | | | | 0x113 | Stronger<br>Signal<br>Threshold | Post Lock Le<br>LMT Table [1 | | | S | tronger Sigr | | 0x4A | R/W | | | | 0x114 | Low Power<br>Threshold | Don't<br>unlock<br>gain if<br>ADC Ovrg | | | Low Po | | 0x80 | R/W | | | | | 0x115 | Strong<br>Signal<br>Freeze | Don't<br>unlock<br>gain if<br>Stronger<br>Signal | | | | | 0x64 | R/W | | | | | 0x116 | Final<br>Overrange<br>and Opt<br>Gain | Final | Overrange Cou | nt[2:0] | Open | | Optimize Gair | n Offset[3:0] | | 0x65 | R/W | | 0x117 | Energy<br>Detect<br>Count | Incremen | t Gain Step (LPI | F/LMT)[2:0] | | Ene | ergy Detect Cou | nt[4:0] | | 0x08 | R/W | | 0x118 | AGCLL<br>Upper Limit | Ol | pen | | • | AGCLL Ma | x Increase[5:0] | | | 0x3F | R/W | | 0x119 | Gain Lock<br>Exit Count | Ol | pen | | | Gain Lock | Exit Count[5:0] | | | 0x08 | R/W | | 0x11A | Initial LMT<br>Gain Limit | Open | | | Initial | | 0x1C | R/W | | | | | 0x11B | Increment<br>Time | | | | Increment | Time[7:0] | | | | 0x0A | R/W | These registers are configured by the ad9361\_set\_rx\_gain\_control\_mode function. For some applications, register values may need to be modified. Many bits in this section change operation depending on other bit settings. See the Gain Control section of the AD9364 Reference Manual for more information. #### SPI Register 0x110—Config 1 ## D7—Enable Gain Inc after Gain Lock Applies to the fast AGC and if the Enable Gain Incr bit (0x110[D0]) is set. Set 0x110[D7] to allow gain increases after the gain has locked but before State 5. Signal power must be lower than the low power threshold in Register 0x114 for longer than the increment time duration register (Address 0x11B). If so, the gain increases by the Increment Gain Step set by 0x117[D7:D5]. ## D6—Goto Opt Gain if Energy Lost/EN\_AGC High If this bit is set and the fast AGC is in State 5, the gain index will go to the optimize gain value if an energy lost state occurs or (if 0x0FB[D6] is high) when the EN\_AGC signal goes high. #### D5—Goto Set Gain if EN\_AGC is High If this bit is set and the fast AGC is in State 5, the gain index will go to the set gain value if EN\_AGC goes high. 0x0FB[D6] must be set. #### D4—Goto Set Gain if Exit Rx State If this bit is set and the fast AGC is in State 5, the gain index will go to the set gain value when the ENSM exits the Rx state. #### D3—Don't Unlock Gain if Energy Lost If this bit is set and the fast AGC is in State 5, the gain will not change even if the average signal power decreases more than the Energy Lost Threshold regiser (Address 0x112). ## D2—Goto Optimized Gain if Exit Rx State If this bit is set and the fast AGC is in State 5, the gain will go to the optimize gain value if the ENSM exits the Rx state. #### D1—Don't Unlock Gain if Lg ADC or LMT Ovrg If this bit is set and the fast AGC is in State 5, the gain will not change even if large ADC or large LMT overloads occur. #### D0—Enable Incr Gain Setting this bit allows the fast AGC to increase the gain while optimizing the gain index. Clearing this bit prevents the gain from increasing in any condition. # SPI Register 0x111—Config 2 and Settling Delay D7—Use Last Lock Level for Set Gain Only applies if the fast AGC will go to the set gain value. Set this bit to use the last gain index of the previous frame for set gain. Clear to use the first gain index of the previous frame. #### D6—Enable LMT Gain Incr for Lock Level Applies to the fast AGC and the split gain table. Set this bit to allow the AGC to use LMT gain if the gain index needs to increase when moving to the AGC Lock Level in 0x101. Maximum LMT gain allowed is set by the LMT gain step (0x103[D4:D2]). The difference (if any) is made up by LPF gain. ## D5—Goto Max Gain or Opt Gain if EN\_AGC High If this bit is set and the EN\_AGC signal goes high, the fast AGC will go to either the maximum gain index or the optimize gain value, dependening on 0x110[D6]. ## [D4:D0]—Settling Delay[4:0] Applies to all gain control modes. These bits set the delay between a gain change a power measurement. Delay equals this register $\times$ 2 in ClkRF cycles. #### SPI Register 0x112—Energy Lost Threshold # [D7:D6]—Post Lock Level Step Size for: LPF Table/Full Table[1:0] These bits set the reduction to the gain index if a large LMT or large ADC overload occurs after Lock Level but before fast AGC state 5. If the number of overloads exceeds the Final Overrange Count (0x116[D7:D5]), the AGC algorithm restarts. Depending on various conditions if a split table is used, the gain may reduce in in the LPF or the LMT (see 0x113[D7:D6]). #### [D5:D0]—Energy Lost Threshold[5:0] Applies if the fast AGC is in State 5. If the signal power decreases by this threshold and the signal power remains at this level or lower for a duration that is twice the Gain Lock Exit Count (0x119), the gain may unlock, depending on other AGC configuration bits. Resolution is 1 dB/LSB. ## SPI Register 0x113—Stronger Signal Threshold [D7:D6]—Post Lock Level Step for LMT Table[1:0] See 0x112[D7:D6]. #### [D5:D0]—Stronger Signal Threshold[5:0] Applies if the fast AGC is in State 5. If the signal power increases by this threshold and the signal power remains at this level or higher for a duration that is twice the Gain Lock Exit Count (0x119), the gain may unlock, depending on other AGC configuration bits. Resolution is 1 dB/LSB. ## SPI Register 0x114—Low Power Threshold #### D7—Don't unlock gain if ADC Ovrg If this bit is set and the fast AGC is in State 5, the gain will not change even if large ADC overloads occur. ## [D6:D0]—Low Power Threshold[6:0] This threshold is used by the fast AGC to determine if the gain should be increased if 0x110[D0] is set. It can also be used to trigger a CTRL\_OUT signal transition in MGC mode. Units are negative dBFS; resolution is 0.5 dB/LSB. # SPI Register 0x115—Don't Unlock Gain if Stronger Signal If this bit is set and the fast AGC is in State 5, the gain will not change even if the signal power increase by more than the Stronger Signal Threshold in 0x113[D5:D0]. #### SPI Register 0x116—Final Overrange and Opt Gain ## [D7:D5]—Final Overrange Count[2:0] See 0x112[D7:D6]. ## [D3:D0]—Optimize Gain Offset[3:0] The offset added to the last gain lock level of the previous frame. The result is the optimize gain index. ### SPI Register 0x117—Energy Detect Count ## [D7:D5]—Increment Gain Step LPF/LMT[2:0] The Fast AGC will increase the gain index by this amount if signal power decreases below the Low Power Threshold as described in 0x114[D6:D0] and only if the Enable Incr Gain bit (0x110[D0]) is set. ### [D4:D0]—Energy Detect Count[4:0] The fast AGC delays moving from State 1 to State 2 until no peak overloads are detected for the value of this counter; measured in ClkRF cycles. Resolution is 1 ClkRF cycle/LSB. #### SPI Register 0x118—AGCLL Max Increase This register sets the maximum gain index increase that the fast AGC can use for the lock level adjustment. ### SPI Register 0x119—Gain Lock Exit Count See 0x112[D5:D0]. ## SPI Register 0x11A—Initial LMT Gain Limit Applies to AGC modes. The LMT table splits at this value. #### SPI Register 0x11B—Increment Time[7:0] This register sets the time that the signal power must remain below the Low Power Threshold in 0x114[D6:D0] before the fast AGC will change gain. Also can be used by the MGC (see 0x114[D6:D0]). Resolution is 1 ClkRF cycle/LSB. ## SLOW ATTACK AND HYBRID AGC REGISTERS (ADDRESS 0x120 THROUGH ADDRESS 0x12A) Table 45. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|-----------------------------------------------------|-----------------------|--------------------------|------|---------|-----| | 0x120 | AGC Inner<br>Low<br>Threshold | Prevent<br>Gain Inc | | | AGC Inne | er Low Thres | hold[6:0] | | | 0x | R/W | | 0x121 | LMT<br>Overload<br>Counters | Large LMT | Overload E | Exceeded Co | ounter[3:0] | Sma | ıll LMT Ovei<br>Count | | eded | 0x | R/W | | 0x122 | ADC<br>Overload<br>Counters | Larg | | erload Excee<br>ter[3:0] | eded | Sma | II ADC Over<br>Count | | eded | 0x | R/W | | 0x123 | Gain Step 1 | Immed<br>Gain<br>Change<br>if Lg LMT<br>Overload | | ner High Th<br>eded Step Si | | Immed<br>Gain<br>Change<br>if LG<br>ADC<br>Overload | | ner Low Tl<br>ded Step S | | 0x | R/W | | 0x124 | Gain Update<br>Counter 1 | | • | G | ain Update | Counter[7:0] | ] | | | 0x | 0x | | 0x125 | Gain Update<br>Counter 2 | | | G | ain Update | Counter[15:8 | 3] | | | 0x | 0x | | 0x126 | | | | | Ор | en | | | | 0x | 0x | | 0x127 | | | | | Ор | en | | | | 0x | 0x | | 0x128 | Digital Sat<br>Counter | Ор | en | Double<br>Gain<br>Counter | Enable<br>Sync for<br>Gain<br>Counter | Dig Satu | uration Exce | nter[3:0] | 0x | R/W | | | 0x129 | Outer Power<br>Thresholds | AGC | Outer Higl | h Threshold | [3:0] | AGC | [3:0] | 0x | R/W | | | | 0x12A | Gain Step 2 | AGC Oute | ter High Threshold Exceeded Step Size[3:0] AGC Outer Low Threshold Exceeded Size[3:0] | | | | | | | 0x | R/W | These registers are configured by the ad9361\_set\_rx\_gain\_control\_mode function. For some applications, register values may need to be modified. See the Gain Control section of the AD9364 Reference Manual for more information. ## SPI Register 0x120—AGC Inner Lower Threshold #### D7—Prevent Gain Incr Setting this bit prevents a gain increase if a small LMT or small ADC overload occurs. ## [D6:D0]—AGC Inner Low Threshold[6:0] These bits set the slow AGC inner low window threshold in negative dBFS and with a resolution of 1 dB/LSB. # SPI Register 0x121—LMT End Overload Counters [D7:D4]—Large LMT Overload Exceeded Counter[3:0] This counter specifies the number of large LMT overloads that must occur before gain decreases by the LMT Gain Step in 0x103[D4:D2]. ## [D3:D0]—Small LMT Overload Exceeded Counter[3:0] Applies if Prevent Gain Inc bit in 0x120[D7] is set. This counter specifies the number of small LMT overloads that much occur to prevent a gain increase. ## SPI Register 0x122—ADC Overload Counters ## [D7:D4]—Large ADC Overload Exceeded Counter[3:0] This counter specifies the number of large ADC overloads that must occur before the gain will decrease by the large ADC overload gain step in 0x106[D3:D0]. ## [D3:D0]—Small ADC Overload Exceeded Counter[3:0] Applies if the Prevent Gain Incr bit in 0x120[D7] is set. This counter specifies the number of small ADC overloads that must occur to prevent a gain increase. ## SPI Register 0x123—Gain Step 1 #### D7—Immed Gain Change if Large LMT Overload Set this bit to allow large LMT overloads to reduce gain immediately. ## [D6:D4]—AGC Inner High Threshold Exceeded Step[2:0] These bits set the gain decrease amount when the inner high threshold is exceeded. #### D3—Immed Gain Change if Large ADC Overload Same operation as that described in 0x123[D7] but applies to the large ADC overload. ## [D2:D0] AGC Inner Low Threshold Exceeded Step[2:0] Same as 0x123[D6:D4] but applies to the inner low threshold. ## SPI Register 0x124 and SOI Register 0x125—Gain Update Counter Applies to the slow AGC. Gain changes can not occur until this counter expires or unless the immediate update bits are set in 0x123[D7] or 0x123[D3]. The counter clocks at the ClkRF rate and starts counting 3 ClkRF cycles after the ENSM enters the Rx state and is clocked at the ClkRF rate. The depth of the counter is equal to double the value in these registers or, if bit 0x128[D5] is set, it is equal to $4\times$ the value in these registers. If the Enable Sync for Gain Counter bit in 0x128[D4] is set CTRL\_IN2 transitioning high resets the counter. ### SPI Register 0x128—Digital Sat Counter #### D5—Double Gain Counter See Register 0x124 and Register 0x125. #### D4—Enable Sync for Gain Counter See Register 0x124 and Register 0x125. ## [D3:D0]—Digital Saturation Exceeded Counter Applies if Prevent Gain Inc bit in 0x120[D7] is set. This counter specifies the number of digital saturnation events that much occur to prevent a gain increase. #### SPI Register 0x129—Outer Power Thresholds ### [D7:D4]—AGC Outer High Threshold[3:0] The outer high threshold equals the inner high threshold (0x101) plus this value. Resolution is 1 dB/LSB. #### [D3:D0]—AGC Outer Low Threshold[3:0] The outer low threshold equals the inner low threshold (0x120[D6:D0]) plus this value. Resolution is 1 dB/LSB. #### SPI Register 0x12A—Gain Step 2 ## [D7:D4]—AGC Outer High Threshold Exceeded Step[3:0] The slow AGC changes gain by this amount when the outer high threshold is exceeded. #### [D3:D0]—AGC Outer Low Threshold Exceeded Step[3:0] The slow AGC changes gain by this amount when the outer low threshold is exceeded. #### EXTERNAL LNA GAIN WORD REGISTERS (ADDRESS 0x12C THROUGH ADDRESS 0x12D) #### Table 46. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|-------------------|----|-----|----|-----|---------|----------|------|----|---------|-----| | 0x12C | Ext LNA High Gain | Op | en | | Ext | LNA Hig | gh Gain[ | 5:0] | | 0x | R/W | | 0x12D | Ext LNA Low Gain | Op | oen | | Ext | LNA Lo | w Gain[ | 5:0] | | 0x00 | R/W | ### SPI Register 0x12C and SPI Register 0x12D—Ext LNA High Gain and Ext LNA Low Gain These registers should have nonzero values only if an external LNA is used which has two gain modes that it can swtich between and the external LNA is controlled by GPOs triggered by bits in the gain table. Program Register 0x12C with the high gain (nonbypass) value and program Register 0x12D with the low gain (bypass) value. The part considers both values to represent positive gain in the front end prior to the AD9364. Both registers range from 0 dB to 31.5 dB in 0.5 dB steps/LSB. ### AGC GAIN TABLE REGISTERS (ADDRESS 0x130 THROUGH ADDRESS 0x137) Table 47 | Table 4/. | | | | | | | | | | | | |---------------------|-------------------------|--------------|------|--------------|-------------------|--------------|---------------------|---------------------------|------|---------|-----| | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Default | R/W | | 0x130 | Gain Table Address | Open | | | - | Gain Tab | le Address[6:0] | ] | | 0x | R/W | | 0x131 | Gain Table Write Data 1 | Ext LNA Ctrl | LNA | Gain[1:0] | Must<br>be 0 | | Mixer ( | Gm Gain[3:0] | | 0x | R/W | | 0x132 | Gain Table Write Data 2 | Open | | TIA Gain | ain LPF Gain[4:0] | | | | | 0x | R/W | | 0x133 | Gain Table Write Data 3 | Open | | RF DC<br>Cal | Digital Gain[4:0] | | | | | 0x | R/W | | 0x134 | Gain Table Read Data 1 | Ext LNA Ctrl | LNA | Gain[1:0] | Must<br>be 0 | | Mixer ( | Gm Gain[3:0] | | 0x | R | | 0x135 | Gain Table Read Data 2 | Open | | TIA Gain | | | LPF Gair | n[4:0] | | 0x | R | | 0x136 | Gain Table Read Data 3 | Open | | RF DC<br>Cal | | | Digital Ga | in[4:0] | | 0x | R | | 0x137 | Gain Table Config | ( | Open | • | Must<br>be 0 | Must<br>be 1 | Write Gain<br>Table | Start Gain<br>Table Clock | Open | 0x08 | R/W | The ad9361\_load\_gt function loads Analog Devices standard gain tables based on configuration and carrier frequency. Gain tables are written and read back into/out of the AD9364 using these registers. The gain table is stored in a locations that are indirectly addressable. ## SPI Register 0x130—Gain Table Address This is the Gain Table Index address. Its maximum range is 0 to 90(d) in full table mode and 0 to 40(d) in split table mode. ## SPI Register 0x131—Gain Table Write Data 1 ## D7—Ext LNA Ctrl This bit routed to a GPO pin allows can control the bypass pin on a bypassable external LNA. The external LNA becomes part of the gain control loop. See also 0x026[D6:D5]. #### [D6:D5]—LNA Gain[1:0] Internal LNA gain Index. There are 4 possible values ranging from 0 through 3. 3 represents maximum gain, 0 is minimum gain. #### D4-Must be 0 #### [D3:D0]—Mixer Gm Gain[3:0] The Mixer Gain Index. There are 16 values ranging from 0x0 through 0xF. 0xF represents maximum gain, 0 is minimum gain. ## SPI Register 0x132—Gain Table Write Data 2 ## D5—TIA Gain The transimpedance amplifier gain. If this bit is 0, TIA gain equals –6 dB and if the bit is set, the gain equals 0 dB. ### [D4:D0]—LPF Gain[4:0] Low-pass filter (LPF) index. Range is 0 dB to 24 dB. Resolution is 1 LSB/1 dB. Full gain table only. ## SPI Register 0x133—Gain Table Write Data 3 #### D5-RF DC Cal Setting this bit causes the initial RF dc calibration to occur at the gain index specified in 0x130. Full gain table only. ## [D4:D0]—Digital Gain[4:0] Digital gain maps as 1 dB gain/LSB. ## SPI Register 0x134 Through SPI Register 0x136—Gain Table Read n Use these reigsters to read gain tables from the AD9364. ## SPI Register 0x137—Gain Table Config D4-Must be 0 D3-Must be 1 D2-Write Gain Table Set this self-clearing bit to write the values in Register 0x130 through Register 0x133 to the gain table. After writing all table entries, write 0x137 with the "Write Gain Table" bit cleared but the Start Gain Table Clock bit high. Then, write Register 0x137 again with the clock start bit cleared. This ensures that the write bit clears after the last write operation. ## D1—Start Gain Table Clock Set only when writing to the gain table. The gain table requires four Rx sample periods after the Write Gain Table bit goes high for the value to write into the table. ## MIXER SUBTABLE REGISTERS (ADDRESS 0x138 THROUGH ADDRESS 0x13F) Table 48. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|--------------------------------------|------|-----------------------------------------|------|----|-------|------------------------------|---------------------|------|---------|-----| | 0x138 | Mixer Subtable<br>Address | | Must | be 0 | | | Mixer Su | btable Address[7:0] | | 0x | R/W | | 0x139 | Mixer Subtable Gain<br>Word Write | Open | | | | Mixer | <sup>r</sup> Subtable Gain V | Vord Write[6:0] | | 0x | R/W | | 0x13A | Mixer Subtable Bias<br>Word Write | Open | | | | | Mixer Subtable | | 0x | R/W | | | 0x13B | Mixer Subtable Control<br>Word Write | Оре | en | | | Mix | er Subtable Cont | | 0x | R/W | | | 0x13C | Mixer Subtable Gain<br>Word Read | Open | Open Mixer Subtable Gain Word Read[6:0] | | | | | 0x | R | | | | 0x13D | Mixer Subtable Bias<br>Word Read | ( | Open Mixer Subtable Bias Word Read[4:0] | | | | | 0x | R | | | | 0x13E | Mixer Subtable Control<br>Word Read | Open | | | | Mix | er Subtable Cont | | 0x | R | | | 0x13F | Mixer Subtable Config | | Open | | | | Write Mixer<br>Subtable | Open | 0x00 | R/W | | These registers are programmed by the default mixer subtable function ad9361\_load\_gt. The registers should not be programmed differently. ## SPI Register 0x138—Mixer Subtable Word Address [D7:D4]—Must be 0 [D3:D0]—Mixer Subable Address[7:0] The sub table address with valid range of 0 to 0xF. ## SPI Register 0x139—Mixer Subtable Gain Word Write Program the mixer gain in $dB \times 4$ into this register so that the RSSI algorithm compensates for mixer gain correctly. ### SPI Register 0x13A—Mixer Subtable Bias Word Write Sets the mixer bias word for the mixer subtable. ### SPI Register 0x13B—Mixer Subtable Control Word Write This register sets the mixer subtable control word. ## SPI Register 0x13C Through Register 0x13E—Mixer Subtable Word Reads Read the mixer subtable using these registers after setting the address in Register 0x138. #### SPI Register 0x13F—Mixer Subtable Config #### D2—Write Mixer Subtable Set this bit when writing to the subtable. Set this bit each time new words in 0x139 through 0x13B are written to Address 0x138. #### D1—Start Mixer Subtable Clock This bit is used when writing to the mixer subtable. Allow at least 4 Rx sample periods between consecutive writes. #### CALIBRATION GAIN TABLE REGISTERS (ADDRESS 0x140 THROUGH ADDRESS 0x144) #### Table 49. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | | |---------------------|----------------------------------|------|--------------|--------------|-------------------------------------------|-------------------------------|-----------------------------|---------------------------|-------------------------------|---------|-----|--|--| | 0x140 | Word Address | | | | Calib | ration Table A | ddr[7:0] | | | 0x | R/W | | | | 0x141 | Gain Diff<br>Word/Error<br>Write | Oį | oen | | ( | | 0x | W | | | | | | | 0x142 | Gain Error Read | | Open | | | Calib | Table Gain Er | ror[4:0] | | 0x | R | | | | 0x143 | Config | Open | Must<br>be 0 | Must<br>be 1 | Read<br>Select | Write<br>Mixer Error<br>Table | Write LNA<br>Error<br>Table | Write<br>LNA Gain<br>Diff | Start Calib<br>Table<br>Clock | 0x00 | R/W | | | | 0x144 | LNA Gain Diff<br>Read Back | Oį | oen | | LNA Calib Table Gain Difference Word[5:0] | | | | | | | | | See the Gain Control section of the AD9364 Reference Manual for more information about calibrating the Rx RSSI function. #### SPI Register 0x140—Word Address Program the index of the gain stage in this register. ## SPI Register 0x141—Gain Diff Word/Error Write If the Write LNA Gain Diff bit in 0x143[D1] is set, then 0x141 is the difference between LNA maximum gain and the gain at the index in 0x140, Resolution is 0.5 dB. If the Write Mixer Error Table bit in 0x143[D3] or the Write LNA Error Table bit in 0x143[D2]) is set then the error words can be programmed into this register for the index specified in Register 0x140. Error word resolution is 0.25 dB/LSB. ## SPI Register 0x142—Gain Error Read This is the gain error determined by the calibration at the index in Register 0x140. Resolution in 0.25 dB/LSB. ## SPI Register 0x143—Config D6-Must be 0 D5-Must be 1 D4—Read Select Clear to read mixer errors and set to read LNA errors. #### D3—Write Mixer Error Table Set this self-clearing bit to write a mixer error word. D2 and D1 must be clear. After writing all of the values, clear the Write Mixer Error Table bit but set Start Calib Table Clock bit. Then, write to Register 0x143 again with the clock start bit cleared. This ensures that the write signal resets before the clock stops. #### D2-Write LNA Error Table Set this self-clearing bit to write an LNA error word. D3 and D1 must be clear. After writing all of the values, clear the Write Mixer Error Table bit but set Start Calib Table Clock bit. Then, write to Register 0x143 again with the clock start bit cleared. This ensures that the write signal resets before the clock stops. #### D1-Write LNA Gain Diff Set this self-clearing bit to write a gain difference word. D3 and D2 must be clear. After writing all of the values, clear the Write Mixer Error Table bit but set Start Calib Table Clock bit. Then, write to Register 0x143 again with the clock start bit cleared. This ensures that the write signal resets before the clock stops. #### D0—Start Calib Table Clock Set this bit to access the calibration gain table registers. #### SPI Register 0x144—LNA Gain Diff Read Back Read back LNA gain difference words from this register after writing the address of the table into Register 0x140. ## GENERAL CALIBRATION REGISTERS (ADDRESS 0x145 THROUGH ADDRESS 0x149) #### Table 50. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------------------------------|--------------------------|------------------------------|-------|----------|--------|---------------------|---------|-----|---------|-----| | 0x145 | Max Mixer Calibration<br>Gain Index | | Open T | | | | r Calibr<br>ndex[4: | ation G | ain | 0x0B | R/W | | 0x146 | Temp Gain Coefficient | | Temp Gain | Coeff | icient[7 | :0] | | | | 0x00 | R/W | | 0x147 | Settle Time | Enable Dig<br>Gain Corr | Force Temp<br>Sensor for Cal | | | Settle | Fime[5: | 0] | | 0x10 | R/W | | 0x148 | Measure Duration | Open Gain Cal Me | | | | | | | | 0x04 | R/W | | 0x149 | Cal Temp Sensor Word | Cal Temp Sense Word[7:0] | | | | | | 0x00 | R/W | | | ## SPI Register 0x145—Max Mixer Calibration Gain Index Used only when calibrating Rx RSSI using the gain step calibration, initialized by 0x016[D3]. If so, set this value to 0xF. ## SPI Register 0x146—Temp Gain Coefficient This value is used with RSSI temperature compensation. This value represents the LNA and mixer dependence on temperature in dB/°C which is then stored in this register. The value is coded in twos complement notation and resolution is 0.0078 dB with an approximate maximum of $\pm 1$ dB/°C. Used with the Cal Temp Sensor Word bit in Register 0x149. ## SPI Register 0x147—Settle Time #### D7—Enable Dig Gain Corr Set this bit to enable gain step error correction, after a gain step calibration has run. See Register 0x140. ## D6—Force Temp Sensor for Cal This bit must be clear when running the Gain Step Calibration described in Register 0x140 through Register 0x143 but it must be set to enable temperature compensation during operation. #### [D5:D0]—Settle Time[5:0] This value specifies the time duration in ClkRF cycles before the power measurement for the gain calibration algorithm at a specific gain starts. This delay allows the analog circuitry to settle. The default value of 0x10 is sufficient for most scenarios. #### SPI Register 0x148—Measure Duration This register specifies the duration of the power measurement used for gain calibration. The duration is per Equation 17. 17 $Duration (ClkRF Cycles) = 2^{Gain Cal Meas Duration[3:0]}$ ## SPI Register 0x149—Cal Temp Sensor Word When gain step calibration occurs, the AD9364 stores the temperature at which it occurred in this register. #### RSSI MEASUREMENT CONFIGURATION REGISTERS (ADDRESS 0x150 THROUGH ADDRESS 0x15D) Table 51. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-----------------------|-------------|---------------------------------|---------------|-------------------|------------------------------|-------|-------------|-------------|---------|-----| | 0x150 | Duration 0, 1 | | Measurement Du | ration 1[3:0] | | | Measu | rement Dura | tion 0[3:0] | 0x08 | R/W | | 0x151 | Duration 2, 3 | | Measurement Du | ration 3[3:0] | | | Measu | rement Dura | tion 2[3:0] | 0x | R/W | | 0x152 | Weight 0 | | | Weighte | d Multiplier 0[7: | :0] | | | | 0x00 | R/W | | 0x153 | Weight 1 | | Weighted Multiplier 0[7:0] | | | | | | 0x00 | R/W | | | 0x154 | Weight 2 | | | Weighte | d Multiplier 2[7: | :0] | | | | 0x00 | R/W | | 0x155 | Weight 3 | | | Weighte | d Multiplier 3[7: | :0] | | | | 0x00 | R/W | | 0x156 | RSSI delay | | | RS: | SI Delay[7:0] | | | | | 0x00 | R/W | | 0x157 | RSSI wait time | | | RS | SI Wait[7:0] | | | | | 0x00 | R/W | | 0x158 | RSSI Config | RFIR for RS | SI measurement[1:0] | | RSSI Mode | Select[ | 2:0] | Must be 0 | | 0x01 | R/W | | 0x159 | Open | | | • | Open | | | • | | 0x | R/W | | 0x15A | Open | | | | Open | | | | | 0x00 | R/W | | 0x15B | Open | | | | Open | | | | | 0x00 | R/W | | 0x15C | Dec Power<br>Duration | Open | Use HB1 Out for<br>Dec Pwr Meas | Set to 1 | Open | Dec Power Mea:<br>Duration[: | | | | 0x15 | R/W | | 0x15D | LNA Gain | | • | Max LNA Gai | n[6:0] | | | | Open | 0xB1 | R/W | The ad9361\_rssi\_setup function configures RSSI based on various parameters. ## SPI Register 0x150 and SPI Register 0x151—Duration n If the Default RSSI Meas Mode bit in 0x158[D0] is set, then Equation 18 sets the RSSI measurement duration. $$Duration(Rx \ samples) = 2^{Measurement \ Duration \ 0[3:0]}$$ 18 If 0x158[D0] is clear, the duration equals Equation 19. $$Duration(Rx \ samples) = \sum_{i=0}^{3} 2^{Measurement \ Duration \ i[3:0]}$$ 19 The maximum value for any nibble is 0xE (not 0xF). #### SPI Register 0x152 Through SPI Register 0x155—Weight n If 0x158[D0] is clear, calculate weights per Equation 20 and load into Register 0x152 through Register 0x155. The total of all weights must equal 0xFF. Weight $$n = 255 \times \left(\frac{2^{Measurement Duration n}}{RSSI Measurement Duration}\right)$$ 20 # SPI Register 0x156 and SPI Register 0x157—RSSI Delay and RSSI Wait When the RSSI algorithm (re)starts (see 0x158[D4:D2]), the AD9364 waits for the delay counter to expire before calculating RSSI. The counter is clocked at the Rx sample rate divided by 8. For subsequent calculations, the algorithm waits for the wait counter to expire before recalculating. The counter is clocked at the Rx sample rate divided by 4. ## SPI Register 0x158—RSSI Config ## [D7:D6]—RFIR for RSSI Measurement[1:0] If the data path Rx FIR is bypassed (see 0x003[D1:D0], the RSSI calculation can still use the RFIR per Table 5. #### D5—Enable RSSI Meas Setting this bit restarts the RSSI algorithm if [D4:D2] = 3'b100. ### [D4:D2]—RSSI Mode Select[2:0] The RSSI algorithm (re)starts when event(s) in Table 52 occur. If the EN\_AGC pin is used, RSSI delay in Register 0x156 must be 0. Table 52. RSSI Mode | [D4:D2] | The RSSI algorithm will (re)start when: | |---------|-----------------------------------------| | 000 | AGC in fast attack mode locks the gain | | 001 | EN_AGC pin is pulled high | | 010 | AD9364 enters Rx mode | | 011 | Gain change occurs | | 100 | SPI write to Register 0x158[D5] | | 101 | Gain change occurs or EN_AGC pin high | #### D1-Must be 0 #### D0-Default RSSI Meas Mode See Register 0x150 and Register 0x151. ## SPI Register 0x15C—Dec Power Duration #### D6—Use HB1 Out for Dec Pwr Meas Set to use the HB1 output for power measurements. Clear to use the Rx FIR output. #### D5-Set to 1 #### [D3:D0]—Dec Power Measurement Duration[3:0] The power measurement duration used by the gain control algorithm (not RSSI), per Equation 21. Duration ( $$Rx$$ cycles) = $16 \times 2^{Dec\ Power\ Measurement\ Duration[3:0]}$ #### 21 ## SPI Register 0x15D—LNA Gain #### [D7:D1]—Max LNA Gain[6:0] Used by RSSI and should equal maximum LNA gain in decibels multiplied by 4, and converted to hex. Resolution is 0.25 dB. ## **POWER WORD REGISTERS (ADDRESS 0x161)** #### Table 53. **UG-672** | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|---------------------|----|----|-----|----------|---------|-------|----|----|---------|-----| | 0x161 | CH1 Rx Filter Power | | | CH1 | Rx Filte | r Power | [7:0] | | | 0x | R | ## SPI Register 0x161—Rx Filter Power This read-only register holds the Rx power measured at the output of the RFIR filter or the HB1 filter in negative dBFS with steps of 0.25 dB/LSB. HB1 is used if the Use HB1 Out for Dec Pwr Meas bit (Register 0x15C[D6]) is set. ## Rx QUADRATURE CALIBRATION REGISTERS (ADDRESS 0x169 THROUGH ADDRESS 0x16B) #### Table 54. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------------------|----------------------|---------------------|------------------------------------------------|-----------|----|-----------------------------------|------|--------------------------------|---------|-----| | 0x169 | Calibration<br>Config 1 | Enable<br>Phase Corr | Enable Gain<br>Corr | Mus | Must be 0 | | Enable Corr<br>Word<br>Decimation | Open | Enable<br>Tracking<br>Mode CH1 | 0xC0 | R/W | | 0x16A | Must be 0x75 | | | Mode Decimation Mode CH1<br> Must be 0x75 | | | | | | | R/W | | 0x16B | Must be 0x95 | | | Must be 0x95 | | | | | | | | ## SPI Register 0x169—Calibration Config 1 D7—Enable Phase Corr Test bit, normally set. Set to enable phase correction. D6-Enable Gain Corr Test bit, normally set. Set to enable gain correction. [D5:D4]—Must be 0 D3—Free Run Mode Set this bit when enabling tracking. #### D2—Enable Corr Word Decimation Set this bit to decimate the correction word before applying it to the data. D0—Enable Tracking Mode CH1 Set to enable Rx quadrature tracking SPI Register 0x16A—Must be 0x75 SPI Register 0x16B—Must be 0x95 #### Rx PHASE AND GAIN CORRECTION REGISTERS (ADDRESS 0x170 THROUGH ADDRESS 0x182) Table 55. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | |---------------------|-------------------|------|-----------------------------|------------|---------------------------|---------------|------------------------|---------------|----------------------|---------|-----|--| | 0x170 | RxA Phase Corr | | RxA Phase Correction[7:0] | | | | | | | | | | | 0x171 | RxA Gain Corr | | RxA Gain Correction[7:0] | | | | | | | | | | | 0x172 | Open | | Open | | | | | | | | | | | 0x173 | Open | | | | 0 | pen | | | | 0x | R/W | | | 0x174 | RxA Q Offset | | | | RxA Q DC | Offset[7:0] | | | | 0x | R/W | | | 0x175 | RxA Offset | | | RxA I DC | Offset[5:0] | | | RxA Q DC | Offset[9:8] | 0x | R/W | | | 0x176 | Input A Offset | | Op | en | | | RxA I DC | Offset[9:6] | | 0x | R/W | | | 0x177 | Open | | | | O | pen | | | | 0x | R/W | | | 0x178 | Open | | Open | | | | | | | | | | | 0x179 | RxB/C Phase Corr | | RxB/C Phase Correction[7:0] | | | | | | | | | | | 0x17A | RxB/C Gain Corr | | | | RxB/C Gain C | Correction[7: | 0] | | | 0x | R/W | | | 0x17B | Open | | | | 0 | pen | | | | 0x | R/W | | | 0x17C | Open | | | | 0 | pen | | | | 0x | R/W | | | 0x17D | RxB/C Q Offset | | | | RxB/C Q D | C Offset[7:0] | | | | 0x | R/W | | | 0x17E | RxB/C I Offset | | | RxB/C I DC | Offset[5:0] | | | RxB/C Q D | C Offset[9:8] | 0x | R/W | | | 0x17F | Input B/C Offsets | | Op | en | | | RxB/C I D | C Offset[9:6] | | 0x | R/W | | | 0x180 | Open | | Open | | | | | | | | R/W | | | 0x181 | Open | | Open | | | | | | | | R/W | | | 0x182 | Force Bits | Open | RxB/C<br>Force<br>offset | Open | RxB/C<br>Force<br>Ph/Gain | Open | RxA<br>Force<br>offset | Open | RxA Force<br>Ph/Gain | 0x00 | R/W | | #### SPI Register 0x170—RxA Phase Corr If Register 0x182[D0] is clear, after an Rx quadrature calibration completes, this register holds the phase correction word for the RxA input in twos complemen format. If Register 0x182[D0] is set, the value written to this register is the forced phase correction word. #### SPI Register 0x171—RxA Gain Corr If Register 0x182[D0] is clear, after an Rx quadrature calibration completes, this register holds the gain correction word for the RxA signal path in twos compliment format. If Register 0x182[D0] is set, the value written to this register is the forced phase correction word. ## SPI Register 0x174 and SPI Register 0x175[D1:D0]—RxA Q DC Offset If 0x182[D2] is clear, after an Rx quadrature calibration completes, these registers hold RxA Q signal path dc offset correction word at the current gain index in twos complement format. If 0x182[D2] is set, the value written to this register is the forced dc offset correction word. # SPI Register 0x175[D7:D2] and SPI Register 0x176[D3:D0]—RxA Offsets These bits function the same as Register 0x174 and 0x175[D1:D0] but refer to the RxA I signal path. The force bit is 0x182[D2]. ## SPI Register 0x179 Through SPI Register 0x17F—B and C Inputs These bits function the same as 0x170 through 0x178 but apply to the B and C LNA inputs. The force bit are in is 0x182[D7:D4]. #### SPI Register 0x182—Force Bits These bits force the AD9364 to use the values in Register 0x170 through Register 0x181 as the Rx quadrature calibration correction words. ## Rx DC OFFSET CONTROL REGISTERS (ADDRESS 0x185 THROUGH ADDRESS 0x194) Table 56. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|--------------------------------------|------------------|----------------------------------|----------------------------------------|----------------|---------------------------------|-----------|---------------------|------|---------|-----| | 0x185 | Wait Count | | 1 | 1 | Wait Cour | | 1 | 1 | 1 | 0x10 | R/W | | 0x186 | RF DC Offset<br>Count | | RF DC Offset Count[7:0] | | | | | | | | R/W | | 0x187 | RF DC Offset<br>Config1 | Ор | en | DAC | FS[1:0] | | Must | be 0x4 | | 0x1C | R/W | | 0x188 | RF DC Offset<br>Attenuation | | Offset Table <br> Count[2:0] | Update | | RF DC Offse | et Attenu | ation[4:0] | | 0x05 | R/W | | 0x189 | Must be<br>0x30 | | | Must be 0x30 | | | | | | | R/W | | 0x18A | | | | | Oper | 1 | | | | 0xFF | R/W | | 0x18B | DC Offset<br>Config2 | Must be 1 | Enable<br>Fast<br>Settle<br>Mode | Fast BB DC<br>Settle Offset | | Enable<br>RF Offset<br>Tracking | DC | DC Offset Update[2: | | 0x8D | R/W | | 0x18C | RF Cal Gain<br>Index | Open | | RF Minimum Calibration Gain Index[6:0] | | | | | | | R/W | | 0x18D | SOI<br>Threshold | Open | | | RF SO | Threshold[6 | 5:0] | | | 0x64 | R/W | | 0x18E | | | | | Oper | 1 | | | | 0x00 | R/W | | 0x18F | | | | | Oper | 1 | | | | 0x | R/W | | 0x190 | BB DC Offset<br>Shift | Must be 0 | | acking<br>ate[1:0] | | BB D | C M Shift | [4:0] | | 0x0D | R/W | | 0x191 | BB DC Offset<br>Fast Settle<br>Shift | BB Track<br>Read | Update<br>Tracking<br>Word | Update Force Rx<br>Tracking Null | | DC Tracking | Fast Sett | le M Shift[ | 4:0] | 0x06 | R/W | | 0x192 | BB Fast<br>Settle Dur | | | BB DC Tra | acking Fast Se | ettle Duratio | n[7:0] | | | 0x03 | R/W | | 0x193 | BB DC Offset<br>Count | | | | Must be | x3F | | | | 0x3F | R/W | | 0x194 | BB DC Offset<br>Attenuation | | Ol | pen | | В | BB DC Off | set Atten[3 | 3:0] | 0x01 | R/W | The ad9361\_bb\_dc\_offset\_calib and the ad9361\_rf\_dc\_offset\_calib functions configure the BB DC and RF DC registers and run the calibrations. ### SPI Register 0x185—Wait Count This register sets the Rx path settling time delay after gain changes are made. All calibrations wait for this counter before starting calculations. ClkRF clocks the counter. ## SPI Register 0x186—RF DC Offset Count This register affects both RF DC offset initialization and tracking and sets the number of integrated samples and the loop gain. The number of samples equals $256 \times RF$ DC Offset Count[7:0] in ClkRF cycles. Increasing this value increases loop gain. # SPI Register 0x187—RF DC Offset Config 1 [D5:D4]—DAC FS[1:0] These bits set the range of current injected by the correction DAC per Table 57. Increasing this value increases loop gain. **Table 57.DC Offset Correction Step Size** | DAC FS[1:0] | DC Offset Correction Step Size | |-------------|-------------------------------------------------| | 00 | Default range of offset correction DAC | | 01 | 2× range and step-size of offset correction DAC | | 10 | 4× range and step-size of offset correction DAC | | 11 | 8× range and step-size of offset correction DAC | #### [D3:D0]—Must be 0x4 # SPI Register 0x188—RF DC Offset Attenuation [D7:D5] RF DC Offset Table Update Count[2:0] These bits determine the number of internal correction word table entries to update when a correction word is updated in the RF correction table. This occurs for the initial RF cal and during tracking. The correction word at the current gain index m updates along with gain indices m+1, m+2...m+n. #### [D4:D0]—RF DC Offset Attenuation[4:0] These bits control the attenuator for the initialization and tracking RF dc offset calibrations. The integrated data shifts by this twos complement value and ranges from -16 to +15. #### SPI Register 0x18B—DC Offset Config2 #### D7-Must be 1 #### D6—Enable Fast Settle Mode Applies to BB dc offset tracking (Bit D5 set). The algorithm uses the BB DC Tracking Fast Settle Shift M attenuation value in Register 0x191 for the BB Fast Settle Duration time in 0x192, followed by the BB DC M Shift attenuation value in Register 0x190. The value in Register 0x190 is used until the gain changes, at which time this sequence repeats. If the fast settle attenuation value is lower than other attenuation value, then the BB dc tracking algorithm will converge more quickly. Convergence that is too fast can affect subcarriers near dc. ## D5—Enable BB DC Offset Tracking Set this to enable BB dc offset tracking. Correction words apply at a rate set by the decimation setting (Register 0x190[D6:D5]). #### D4—Reset Acc on Gain Change Applies if using BB dc offset tracking (Bit D5 set). When set, the dc offset accumulator clears when gain changes occur. #### D3—Enable RF Offset Tracking Setting this bit enables RF dc offset tracking. #### [D2:D0]—DC Offset Update[2:0] These bits specify when correction words apply during RF dc tracking, per Table 58. See Register 0x18D for the SOI threshold. **Table 58. DC Offset Update Conditions** | D2 | D1 | D0 | |--------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------| | Gain change: | SOI threshold: | Exit Rx mode: | | Apply a new<br>tracking word<br>when a gain<br>change occurs | Apply a new tracking word when the received signal is less than the SOI threshold | Apply a new<br>tracking word<br>after the ENSM<br>exits the Rx state | #### SPI Register 0x18C—RF Cal Gain Index This register sets the starting gain index for RF dc offset calibration. This 7-bit word represents the LNA gain (2 bits), the mixer Gm gain (4 bits), and the TIA gain (1 bit). #### SPI Register 0x18D—RF SOI Threshold This register sets the signal of interest threshold in negative dBFS with 1 dB/LSB resolution. See 0x18B[D1]. ## SPI Register 0x190—BB DC Offset Shift ### D7—Must be 0 ### [D6:D5]—BB Tracking Decimation[1:0] Applies in BB dc offset tracking mode (0x18B[D5] set). These bits set the correction word update rate per Table 59. Table 59. Decimation in BB DC Offset Tracking Mode | 0x190[D6:D5] | Decimation | Update Rate | |--------------|---------------|-------------| | 00 | No decimation | ClkRF | | 01 | By 2 | ClkRF/2 | | 10 | By 4 | ClkRF/4 | #### [D4:D0]—BB DC Shift M[4:0] Applies to BB dc tracking mode (0x18B[D5] set). These bits determine the loop gain attenuation. Integrated data shifts by BB DC M Shift + 1. M ranges from 1 to 32. ## SPI Register 0x191—BB DC Offset Fast Settle Shift #### D7-BB Track Read Set to read back BB DC tracking correction words in Register 0x1A2 through Register 0x1A5. #### D6—Update Tracking Words Toggle this bit to copy the current BB dc tracking words to Register 0x1A2 through Register 0x1A5. Correction word updates occur quickly so these words are not copied to the SPI registers unless this bit transitions high which prevents the words from changing during the SPI read. The bit is not self-clearing. #### D5—Force Rx Null Test bit. Setting this bit grounds the input to the low-pass filter. ## [D4:D0]—BB DC Tracking Fast Settle Shift M[4:0] Applies in BB dc fast settle tracking mode (see 0x18B[D5:D6] set). Range 1 through 32. #### SPI Register 0x192—BB Tracking Fast Settle Dur Applies to BB dc fast settle tracking mode (0x18B[D6:D5] set). These bits set the fast settle M shift duration. See Register 0x18B[D6]. The total time is this register value $\times$ 8 and is measured in ClkRF cycles. #### SPI Register 0x193—Must be x3F ## SPI Register 0x194—BB DC Offset Attenuation ### [D3:D0]—BB DC Offset Atten[3:0] These bits set the BB dc offset loop gain attenuation during the initial calibration. Range is +7 to -8. ## Rx BB DC OFFSET REGISTERS (ADDRESS 0x19A THROUGH ADDRESS 0x1A5) #### Table 60. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|--------------------------|----------------------------------------------------|-------------------------------------------|-----------|------------|------------|------------|---------|----|---------|-----| | 0x19A | BB DC Word I MSB | Open | Open BB DC Offset Correction Word I[14:8] | | | | | | | | R | | 0x19B | BB DC Word I LSB | | | BB DC C | offset Cor | rection \ | Vord I[7:0 | )] | | 0x | R | | 0x19C | BB DC Word Q MSB | Open | | BB D | C Offset | Correction | on Word | Q[14:8] | | 0x | R | | 0x19D | BB DC Word Q LSB | | | BB DC O | ffset Cor | rection V | ord Q[7: | 0] | | 0x | R | | 0x19E | Open | | Open | | | | | | | | R | | 0x19F | Open | | Open | | | | | | | | R | | 0x1A0 | Open | | Open | | | | | | | | R | | 0x1A1 | Open | | | | 0 | pen | | | | 0x | R | | 0x1A2 | BB Track Corr Word I MSB | Open BB DC Offset Tracking Correction Word I[14:8] | | | | :8] | 0x | R | | | | | 0x1A3 | BB Track Corr Word I LSB | | BE | DC Offset | Tracking | g Correct | ion Word | I[7:0] | | 0x | R | | 0x1A4 | BB Track Corr Word Q MSB | Open BB DC Offset Tracking Correction Word Q[14:8] | | | | | | :8] | 0x | R | | | 0x1A5 | BB Track Corr Word Q LSB | BB DC Offset Tracking Correction Word Q[7:0] | | | | | | | 0x | R | | # SPI Register 0x19A Through SPI Register 0x19D—BB DC I/Q Words Rx BB DC Offset I/Q correction words. During calibration, correction words are calculated for different LPF gains. The words read back in these registers are the correction words corresponding to the current LPF gain index. ## SPI Register 0x1A2 Through SPI Register 0x1A5—BB Tracking Corr I/Q Words BB DC Offset Tracking I/Q correction words.. 0x191[D6] must transition high to load the latest tracking words into these registers. ## RSSI READBACK REGISTERS (ADDRESS 0x1A7 THROUGH ADDRESS 0x1AC) #### Table 61. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|---------------|-------------------------|-----------------------|----|----|----|------|---------------|----|---------|-----| | 0x1A7 | RSSI Symbol | | RSSI Symbol[8:1] 0x | | | | | | | 0x | R | | 0x1A8 | RSSI Preamble | | | | | | RSSI | Preamble[8:1] | | 0x | R | | 0x1A9 | Open | | | | | | | Open | | 0x | R | | 0x1AA | Open | | | | | | | Open | | 0x | R | | 0x1AB | Symbol LSB | | Open RSSI Symbol[0] ( | | | | | | 0x | R | | | 0x1AC | Preamble LSB | Open RSSI Preamble[0] 0 | | 0x | R | | | | | | | The ad9361\_get\_rx\_rssi function reads the RSSI words. # SPI Register 0x1A7 and SPI Register 0x1AB[D0]—RSSI Symbol This register updates after every measurement interval. Typical valid range is 0 to 457(d) (for 9 bits). Resolution is 0.25 dB/LSB for 9 bits, 0.5 dB/LSB for 8 bits. RSSI compensates for Rx gain. ## SPI Register 0x1 A8 and SPI Register 0x1 AC[D0]—RSSI Preamble This register updates once after the event set in Register 0x158[D4:D2] with the exception that it does not update after gain changes. Typical valid range is 0 to 457(d) (for 9 bits). Resolution is 0.25 dB/LSB for 9 bits, 0.5 dB for 8 bits. RSSI compensates for Rx gain. ## **UG-672** ## Rx TIA REGISTERS (ADDRESS 0x1DB THROUGH ADDRESS 0x1DD) #### Table 62. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|---------------|--------|---------|-----|----------------|------|----------------|------|-----|---------|-----| | 0x1DB | Rx TIA Config | TIA Se | el CC[2 | :0] | | Open | TIA Override R | 0x60 | R/W | | | | 0x1DC | TIA C LSB | TIA RF | [1:0] | | TIA C LSB[5:0] | | | | | | R/W | | 0x1DD | TIA C MSB | Open | | | | 0x0B | R/W | | | | | The ad9361\_set\_rx\_rf\_bandwidth function configures these registers. ## SPI Register 0x1DB—Rx TIA Config [D7:D5]—TIA Sel CC[2:0] These bits must be set per Table 63. ## Table 63. TIA Sel CC | Baseband (Real) Bandwidth (BBBW) | TIA Sel CC[2:0] | |----------------------------------|-----------------| | BBBW ≤ 3 MHz | 7 | | 3 MHz < BBBW < 10 MHz | 3 | | BBBW ≥ 10 MHz | 1 | #### D1—TIA Override C Test bit. Override digital control of the Rx TIA feedback capacitors with TIA C LSB and TIA C MSB. #### D0-TIA Override R Test bit. Override digital control of the Rx TIA feedback resistor with TIA RF CNT. ## SPI Register 0x1DC—TIA C LSB [D7:D6]—TIA RF CNT[1:0] Determines the value of the feedback resistor in the TIA per Table 64 if TIA Override R is set (Register 0x1DB[D0]). ## Table 64. TIA Forced Feedback Resistor Value | TIA RF[1:0] | R <sub>TIA</sub> | Gain (dB) | |-------------|------------------|-----------| | 01 | 3.50 kΩ | 0 | | 11 | 1.75 kΩ | -6 | ## [D5:D0]—TIA C LSB[5:0] and Register 0x1DD Sets value of the feedback capacitor. ## Rx BBF REGISTERS (ADDRESS 0x1E0 THROUGH ADDRESS 0x1F4) Table 65. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------|--------------------|--------------------|-----------------------------|-------------------|-----------------------|-----------------|--------------|-----------------------|---------|-----| | 0x1E0 | BBF R1A | Force<br>Resistors | Open | | | BB | F R1A[5:0] | | | 0x03 | R/W | | 0x1E1 | Open | | • | Open C | | | | | | | R/W | | 0x1E2 | Tune Control | | | Open | | | Must be 0 | Set to 1 | PD Tune | 0x00 | R/W | | 0x1E3 | Tune Control<br>2 | | | Open Must be 0 Set to 2'b11 | | | | | | 0x00 | R/W | | 0x1E4 | BBF R5 | | | | BBF R | 5[7:0] | | | | 0x01 | R/W | | 0x1E5 | Open | | | | Ор | en | | | | 0x01 | R/W | | 0x1E6 | Rx BBF R2346 | Tune<br>Override | | Open Rx BBF R2346[2:0] | | | | | 0x01 | R/W | | | 0x1E7 | Rx BBF C1 MSB | Oper | i | Rx BBF C1 MSB[5:0] | | | | | | 0x00 | R/W | | 0x1E8 | Rx BBF C1 LSB | Open | Rx BBF C1 LSB[6:0] | | | | | | 0x60 | R/W | | | 0x1E9 | Rx BBF C2 MSB | Oper | | Rx BBF C2 MSB[5:0] | | | | | | 0x00 | R/W | | 0x1EA | Rx BBF C2 LSB | Open | | | R | x BBF C2 | LSB[6:0] | | | 0x60 | R/W | | 0x1EB | Rx BBF C3 MSB | Oper | 1 | | | Rx BB | F C3 MSB[5:0] | | | 0x00 | R/W | | 0x1EC | Rx BBF C3 LSB | Open | | | R | x BBF C3 | LSB[6:0] | | | 0x60 | R/W | | 0x1ED | Rx BBF CC1 Ctr | Open | | | R | x BBF CC1 | Ctr[6:0] | | | 0x07 | R/W | | 0x1EE | Must be 0x60 | | | | Must b | e 0x60 | | | | 0x60 | R/W | | 0x1EF | Rx BBF CC2 Ctr | Open | | | R | x BBF CC2 | Ctr[6:0] | | | 0x07 | R/W | | 0x1F0 | Rx BBF Pow Rz<br>Byte1 | Rx BBF Pow3 | Ctr[1:0] | Rx BBF F | Rz3 Ctr[1:0] | Rx BE | BF Pow2 Ctr[1:0 | D] R | x BBF Rz2<br>Ctr[1:0] | 0xCC | R/W | | 0x1F1 | Rx BBF CC3 Ctr | Open | | • | R | x BBF CC3 | Ctr[6:0] | • | | 0x07 | R/W | | 0x1F2 | Rx BBF R5 Tune | | • | Rx BBF R5 Tune[7:0] | | | | | | 0x00 | R/W | | 0x1F3 | Rx BBF Tune | Must be 0 | Must | be 2'b01 | Rx BBF<br>R5 Tune | | | Open | | 0x20 | R/W | | 0x1F4 | BBF Man Gain | Oper | i | BBF<br>Force<br>Gain | BBF BQ G | iain[1:0] BBF Pole Ga | | F Pole Gain[ | [2:0] | 0x00 | R/W | The ad9361\_set\_rx\_rf\_bandwidth function configures these registers for the correct filter corner based on the RF BW. #### SPI Register 0x1E0—BBF R1A ## D7—Force Resistors Test bit; should be normally cleared. Setting this bit forces the use of the resistor register values. ## [D5:D0]—BBF R1A[5:0] This register in combination with R4 (Register 0x1E6) sets the bi-quad signal gain (R4/R1A = Av). #### SPI Register 0x1E2—Tune Control D2-Must be 0 D1-Must be 1 #### D0-PD Tune Clear this bit before starting a baseband filter calibration. Set the bit after the calibration completes. ## SPI Register 0x1E3—Tune Control 2 D2-Must be 0 [D1:D0]—Set to 2'b11 ### SPI Register 0x1E4—BBF R5 This register along with R6 (Register 0x1E6) controls the pole signal gain (R6/F5 = Av). If this register is nonzero, Register 0x1F2 must be zero. #### SPI Register 0x1E6—Rx BBF R2346 #### D7—Tune Override Normally clear. Setting this bit overrides the calibration values, forcing the filter to use the R2346 value and all capacitor words. #### [D2:D0]—Rx BBF R2346 These bits control the value of Resistors R2, R3, R4, and R6. ## SPI Register 0x1E7 and SPI Register 0x1E9—Rx BBF C1 and C2 MSB These bits affect the C1 and C2 BBF capacitors. Typically, both registers, along with Register 0x1EB, should use the same word. ## SPI Registers 0x1E8 and SPI Register 0x1EA—Rx BBF C1and C2 LSB These bits affect the C1 and C2 BBF capacitors. Typically, bothregisters, along with Register 0x1EC, should use the same word ## SPI Register 0x1EB—Rx BBF C3 MSB These bits affect the C3 BBF capacitor. Typically equal to Register 0x1E7 and Register 0x1E9. ### SPI Register 0x1EC—Rx BBF C3 LSB These bits affect the C3 BBF capacitor. Typically equal to 0x1E8 and 0x1EA. ### SPI Register 0x1ED—Rx BBF CC1 Ctr These bits control the Miller compensation capacitor for Op Amp 1. ## SPI Register 0x1EE—Must be 0x60 SPI Register 0x1EF—Rx BBF CC2 Ctr Same as Register 0x1ED but applies to Op Amp2. #### SPI Register 0x1F0—Rx BBF Pow Rz Byte1 [D7:D6]—Rx BBF Pow3 Ctr[1:0] Op Amp 3 power control. [D5:D4]—Rx BBF Rz3 Ctr[1:0] Op Amp 3 zero compensation resistor. [D3:D2]—Rx BBF Pow2 Ctr[1:0] Op Amp 2 power control. #### [D1:D0]—Rx BBF Rz2 Ctr[1:0] Op Amp 2 zero compensation resistor. #### SPI Register 0x1F1—Rx BBF CC3 Ctr Same as Register 0x1ED but applies to Op Amp 3. ## SPI Register 0x1F2—Rx BBF R5 Tune This register along with the value of R6 (Register 0x1E6) sets the pole signal gain during calibration. If this is nonzero, Register 0x1E4 and Register 0x1E5 must be all zeros. #### SPI Register 0x1F3—Rx BBF Tune D7—Must be 0 [D6:D5]—Must be 2'b01 D4—RxBBF R5 Tune Setting this bit forces the value in Register 0x1F2 to be used for tuning. #### SPI Registers 0x1F4—BBF Man Gain D5-Rx BBF Force Gain Forces the values in the lower bits to be used for the bi-quad and pole gain. ## [D4:D3]—Rx BBF BQ Gain[1:0] Only applicable if D5 is set. These bits force the bi-quad gain. ## [D2:D0]—Rx BBF Pole Gain[1:0] Only applicable if D5 is set. These bits force the pole gain. ## Rx BBF TUNER CONFIGURATION REGISTERS (ADDRESS 0x1F8 THROUGH ADDRESS 0x1FC) #### Table 66. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-----------------------|------|--------|---------|------------------|-----------------------|----------------|----|--------------------------|---------|-----| | 0x1F8 | Rx BBF Tune<br>Divide | | | | Rx BBF Tune D | ivide[7:0] | | | | 0x14 | R/W | | 0x1F9 | Rx BBF Tune<br>Config | Open | Must b | e 2'b00 | Rx Tune Evaltime | Mu | Must be 3'b111 | | Rx BBF Tune<br>Divide[8] | 0x1E | R/W | | 0x1FA | Must be 0x01 | | | | Must be ( | 0x01 | | | | 0x01 | R/W | | 0x1FB | Rx BBBW MHz | | Open | | | Rx Tune BBBW MHz[4:0] | | | | | | | 0x1FC | Rx BBBW kHz | Open | | | BBW kHz | [6:0] | | | 0x00 | R/W | | The ad9361\_set\_rx\_rf\_bandwidth function configures these registers for the correct filter corner based on the RF BW. ## SPI Register 0x1F8 and SPI Register 0x1F9[D0]—Rx BBF Tune Divide The tuning algorithm uses tune clock that is derived from the BBPLL frequency. This register sets a divider that outputs the tune clock, set per Equation 22. See the Factory Calibration of the AD9364 Reference Manual for more information about the tune clock used for the calibration algorithm. $$Rx~BBF~Tune~Divide [8:0] = ceil \left(\frac{BBPLL~Frequency \times ln(2)}{BBBW \times 1.4 \times 2 \times \pi}\right)$$ 22 The range of the divider is 1 to 511. #### SPI Register 0x1F9—Rx BBF Tune Config [D6:D5]—Must be 2'b00 ## D4—Rx Tune Evaltime This bit sets the delay in tune clock cycles (set by the divider described previously) before the tune comparator outputs should be sampled. 0 = 16 cycles and 1 = 32 cycles. [D3:D1]—Must be 3'b111 ## SPI Register 0x1FA—Must be 0x01 SPI Register 0x1FB—Rx BBBW MHz Program this register with the floor of the baseband bandwidth in MHz to set the Rz and Cc of the filter. For example, if the channel (RF) BW = 10 MHz, Rx BBBW MHz = 10 mHz, Range: 0 MHz to 10 MHz. Resolution: 1 MHz/LSB. #### SPI Register 0x1FC—Rx BBBW kHz The BBP must program this register per Equation 23. Rx Tune BBBW kHz[6:0] = Round $$\left(\frac{(BBBW-floor (BBBW)) \times 1000}{7.8125}\right)$$ 23 ## **RX ANALOG REGISTERS** ## Rx SYNTHESIZER REGISTERS (ADDRESS 0x230 THROUGH ADDRESS 0x251) Table 67. | Pogistor | | | | | | | | | | 1 | | |---------------------|---------------------------|-----------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|-----------------|-------------------|-----------------|--------------------|---------|-----| | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | 0x230 | Disable VCO<br>Cal | | Mus | t be 0x5 | | | Must be 3'b0 | 10 | Disable<br>VCO Cal | 0x54 | R/W | | 0x231 | Integer Byte 0 | | | Sy | nthesizer Inte | eger Word[7: | 0] | | | 0x00 | R/W | | 0x232 | Integer Byte 1 | SDM<br>Bypass | SDM PD | | Open | - | Synthe | sizer Integer V | Vord[10:8] | 0x00 | R/W | | 0x233 | Fractional<br>Byte 0 | | | Syr | nthesizer Frac | tional Word[7 | 7:0] | | | 0x00 | R/W | | 0x234 | Fractional<br>Byte 1 | | | Syn | thesizer Fract | ional Word[1 | 5:8] | | | 0x00 | R/W | | 0x235 | Fractional<br>Byte 2 | Open | | | Synthesize | r Fractional W | /ord[22:16] | | | 0x00 | R/W | | 0x236 | Force ALC | Force ALC<br>Enable | | | Ford | ce ALC Word[ | 6:0] | | | 0x00 | R/W | | 0x237 | Force VCO<br>Tune 0 | | | | Force VCO | Tune[7:0] | | | | 0x00 | R/W | | 0x238 | Force VCO<br>Tune 1 | | | Must be 0 Force Force VCO Tune VCO Enable Tune[8] | | | | | | | | | 0x239 | ALC/Varactor | | Init ALC | Value[3:0] | | | VCO Va | • | 0x82 | R/W | | | 0x23A | VCO Output | Open | PORb<br>VCO | Ор | en | | VCO Outp | | 0x0A | R/W | | | 0x23B | CP Current | Set to 1 | VTune<br>Out | | ( | Charge Pump | Current[5:0] | | | 0x00 | R/W | | 0x23C | CP Offset | Synth Re-<br>Cal | Open | Charge Pump Offset[5:0] | | | | | | 0x00 | R/W | | 0x23D | CP Config | Must be 0 | Dither<br>Mode | Open | Cp Offset<br>Off | Force Cp<br>Cal | Cp Cal<br>Enable | Must k | oe 2'b00 | 0x80 | R/W | | 0x23E | Loop Filter 1 | | Loop Fi | Iter C2[3:0] | | | Loop Fi | lter C1[3:0] | | 0x00 | R/W | | 0x23F | Loop Filter 2 | | Loop Fi | ilter R1[3:0] | | | Loop Fi | Iter C3[3:0] | | 0x00 | R/W | | 0x240 | Loop Filter 3 | Loop<br>Filter<br>Bypass R3 | Loop<br>Filter<br>Bypass R1 | Loop<br>Filter<br>Bypass C2 | Loop<br>Filter<br>Bypass C1 | | Loop Fi | | 0x00 | R/W | | | 0x241 | Dither/CP Cal | | Number SDN | л Dither Bits[3:0 | )] | | Forced CP | Cal Word[3:0] | | 0x00 | R/W | | 0x242 | VCO Bias 1 | Open | Mu | st be 0 | VCO Bia | s Tcf[1:0] | , | 2:0] | 0x04 | R/W | | | 0x243 | Must be 0x0D | | | | Must b | e 0x0D | | | 0x0D | R/W | | | 0x244 | Cal Status | CP Cal<br>Valid | Open | CP Cal<br>Done | VCO Cal<br>Busy | | CP Cal | | 0x | R | | | 0x245 | Must be 0x00 | | | | Must b | e 0x00 | | | | 0x00 | R/W | | 0x246 | Set to 0x02 | | 1 | | Set to | | | 1 | 1 | 0x00 | R/W | | 0x247 | CP Ovrg/VCO<br>Lock | CP Ovrg<br>High | CP Ovrg<br>Low | | Ор | | | Rx PLL<br>Lock | Open | 0x | R | | 0x248 | Set to 0x0B | | | | Set to | | | | | 0x07 | R/W | | 0x249 | VCO Cal | Set to 1 | | Must be 3'b00 | 0 | | Count [1:0] | Must b | e 2'b10 | 0x02 | R/W | | 0x24A | Lock Detect<br>Config | | C | )pen | | | Detect<br>nt[1:0] | Lock Detec | ct Mode[1:0] | 0x02 | R/W | | 0x24B | Must be 0x17 | | Must be 0x17 | | | | | | | 0x17 | R/W | | 0x24C | Must be 0x00 | | | | Must | be 0 | | | | 0x00 | R/W | | 0x24D | Must be 0x00 | | | | Must | be 0 | | | | 0x00 | R/W | | 0x24E | Open | | | | Ор | en | | | | 0x00 | R/W | | 0x24F | Open | | | | Ор | en | | | | 0x00 | R/W | | 0x250 | Set to 0x70 | Set to 0x70 | | | | | | | | 0x63 | R/W | | 0x251 | VCO Varactor<br>Control 1 | | | Open | | | VCO Varacto | [0] | 0x08 | R/W | | The ad9361\_txrx\_synth\_cp\_calib function sets up all registers in this section. The RF BBPLL Synthesizer section of the AD9364 Reference Manual has more details. #### SPI Register 0x230— PFD Config [D7:D4]—Must be 0x5 [D3:D1]—Must be 3'b010 #### D0-Disable VCO Cal Set this bit to prevent a VCO calibration when the integer frequency word changes or if the ENSM is in TDD mode and moves from the Tx state to the Alert state. (Bit D0 in Register 0x270 prevents a VCO cal when the ENSM moves from the Rx state to the Alert state). # SPI Register 0x231, Register 0x232[D2:D0] and Register 0x233 Through Register 0x235—VCO Frequency Words These words set the VCO frequency, which ranges from 6 GHz to 12 GHz. The dividers in Register 0x005 divide this frequency down to the final LO frequency required by the application. Equation 24 and Equation 25 derive the integer and fractional words. All frequencies must use the same units (for example, MHz). $$N_{Integer} = Floor\left(\frac{F_{RFPLL}}{F_{RFE}}\right)$$ 24 $$N_{Fractional} = Round \left( 8,388,593 \times \left( \frac{F_{RFPLL}}{F_{REF}} - N_{Integer} \right) \right) 25$$ #### where: $F_{REF}$ = reference clock frequency (external or DCXO). This rate is after the reference divider in 0x2AB[D0] and 0x2AC[D7]. $N_{Integer}$ = 11-bit integer word programmed in Register 0x231 and Register 0x232. $N_{Fractional}$ = 23-bit fractional word programmed in Register 0x233 through Register 0x235. #### SPI Register 0x232 ### D7—SDM Bypass Test bit, normally cleared. Setting this bit bypasses the SDM of the Rx RFPLL. #### D6-SDM PD Test bit, normally cleared. Setting this bit disables the Rx RFPLL SDM. ## SPI Register 0x236—Force ALC #### D7—Force ALC Enable Setting this bit forces the automatic level control to use the force word in Bits[D6:D0] instead of the word generated during calibration. This bit is set when using the fast lock feature of the VCO. See Register 0x25A through Register 0x25F. ### [D6:D0]—Force ALC Word[6:0] After a VCO calibration, this register holds the resulting VCO amplitude word. #### SPI Register 0x237—Force VCO Tune 0 After a VCO calibration, this register holds the lower 8 bits of the VCO capacitor word. This register can also be used in a test mode to force the capacitor word if the Force VCO Tune Enable bit (0x238[D1]) is set. The AD9364 sets this register automatically when using the fast lock feature. #### SPI Register 0x238—Force VCO Tune 1 [D7:D2]—Must be 0 #### D1—Force VCO Tune Enable Setting this bit forces the VCO to use the force word in Register 0x237 and 0x238[D0] instead of the word it generates during calibration. This bit is set when using the fast lock feature of the VCO. See Register 0x25A through Register 0x25F. #### D0—Force VCO Tune[8] This bit is the most significant bit of the VCO capacitor tune word. See Register 0x237. ## SPI Register 0x239—ALC/Varactor ### [D7:D4]—Init ALC Value[3:0] These bits set the initial ALC value (VCO bias DAC setting) when running a VCO calibration. ## [D3:D0]—VCO Varactor[3:0] These bits set the varactor size that sets the Kv. Higher register value equals higher Kv. The total varactor value (0x239[D3:D0] + 0x251[D3:D0]) must be 15(d) or less. See Register 0x251 for other restrictions on the setting of these bits. #### SPI Register 0x23A—VCO Output #### D6-PORb VCO Clearing this bit resets the VCO calibration logic. Clear before running the VCO calibration. ## [D3:D0]—VCO Output Level[3:0] These bits set the VCO output voltage level that sets the VCO phase noise performance and power consumption. Range: 0.5 V to 1.5 V, step size = 67 mV. #### SPI Register 0x23B—CP Current D7—Set to 1 #### D6-VTune Out Test mode bit, normally clear. If set, the AD9364 outputs VTune on the RX\_EXT\_LO pin. This pin is normally an input but if this bit is set, it is an output. ## [D5:D0]—Charge Pump Current[5:0] These bits set the charge pump current. Range: 0.1 mA to 6.4 mA, resolution = 100 $\mu A/LSB$ . ## **AD9364 Register Map Reference Manual** #### SPI Register 0x23C—CP Offset #### D7—Synth Re-Cal Setting this self-clearing bit forces the charge pump to recalibrate either the next time the synthesizer powers up or when the Cp Cal Enable bit (0x23D[D2]) is cleared and then set. Clear for normal operation. ## [D5:D0]—Charge Pump Offset[5:0] Only applies if the Cp Offset Off bit (0x23D[D4]) is cleared. These bits set the charge pump bleed current. The step size is 12.5 $\mu$ A/LSB with a range of 0 $\mu$ A to 787.5 $\mu$ A. ## SPI Register 0x23D—CP Config D7—Must be 0 D6—Dither Mode PRBS length. Clear = 17 bits; set = 23 bits. #### D4-CP Offset Off Setting this bit disables the charge pump bleed current. Clear to use the value in the Charge Pump Offset bits (0x23C[D5:D0]) as the offset current. #### D3-Force CP Cal Setting this bit overrides the calibration result with the value in 0x241[D3:D0]. In this case, CP Cal Word in 0x244[D3:D0] reflects the value in 0x241[D3:D0]. Clear for normal operation. #### D2-CP Cal Enable Set this bit to start the CP calibration. When this bit is clear, the charge pump will not calibrate. ## SPI Register 0x23E—Loop Filter 1 [D7:D4]—Loop Filter C2[3:0] These bits set the second pole loop filter capacitor. [D3:D0]—Loop Filter C1[3:0] These bits set the capacitor for the loop filter. ## SPI Register 0x23F—Loop Filter 2 [D7:D4]—Loop Filter R1[3:0] These bits set the resistor value for the loop filter zero. There are 16 resistors in parallel. Range: $8.68~k\Omega$ to $543~\Omega$ (all R's in parallel with the bits set to zero). Setting the Loop Filter Bypass R1 bit (0x240[D6]) bit shorts R1. #### [D3:D0]—Loop Filter C3[3:0] These bits set the third pole loop filter capacitor. Range: 2.86 pF to 47.4 pF; resolution: 2.86 pF at 27°C. #### SPI Register 0x240—Loop Filter 3 ## D7-Loop Filter Bypass R3 Setting this bit bypasses R3 of the loop filter. See Bits[D3:D0]. #### D6—Loop Filter Bypass R1 Setting this bit bypasses R1 of the loop filter. See 0x23F[D7:D4]. ## D5—Loop Filter Bypass C2 See 0x23E[D7:D4]. Setting this bit shorts out an additional LSB of C2. #### D4—Loop Filter Bypass C1 See 0x23E[D3:D0]. Setting this bit shorts out an additional LSB of C1. #### [D3:D0]—Loop Filter R3[3:0] These bits set the third pole loop filter resistor. There are 16 resistors in parallel. Range: 2.79 k $\Omega$ to 174 $\Omega$ (all resistors in parallel with all bits set to zero). Setting the Loop Filter Bypass R3 bit (0x240[D7]) bit shorts R3. #### SPI Register 0x241—Dither/CP Cal #### [D7:D4]—Number of Dither Bits[3:0] These bits set the number of dither bits added to the 23-bit fractional synth word. Range: 0 to 15. #### [D3:D0]—Forced CP Cal Word[3:0] Writing this nibble overwrites the CP calibration word if the Force Cp Cal bit in 0x23D[D3] is set. #### SPI Register 0x242—VCO Bias 1 [D6:D5]—Must be 0 [D4:D3]—VCO Bias Tcf[1:0] These bits control the VCO bias DAC temperature coefficient. #### [D2:D0]—VCO Bias Ref[2:0] These bits control the VCO bias reference DAC. Range: 50 $\mu A$ to 400 $\mu A;$ resolution: 50 $\mu A.$ ## SPI Register 0x243—Must be 0x0D SPI Register 0x244—Cal Status ## D7—CP Cal Valid Set after a successful CP calibration and will remain set and another CP calibration will not begin, even if the Rx RF PLL powers down. This bit will clear if the Cp Cal Enable bit in 0x23D[D2] goes low or the Force Cp Cal bit in 0x23D[D3] goes high. #### D5-CP Cal Done This bit set indicates that a CP calibration was successful. This bit will clear when the Rx PLL powers down, such as occurs in TDD mode. ## D4-VCO Cal Busy This bit set indicates that a VCO calibration is running. #### [D3:D0]—CP Cal Word[3:0] This is the charge pump calibration result. If the Force Cp Cal bit (0x23D[D3]) bit is set, then these bits will be forced by the Forced CP Cal Word in 0x241[D3:D0]). SPI Register 0x245—Must be 0x00 SPI Register 0x246—Must be 0x02 SPI Register 0x247—CP Ovrge/VCO Lock D7—CP Ovrg High Applies if 0x24B[D6] is clear. If set, the CP output is above CP the value in 0x24B. ### D6-CP Ovrg Low Applies if 0x24B[D6] is clear. If set, the CP output is below below the value in 0x24B. #### D1-Rx PLL Lock Applies if 0x24A[D1:D0] = 2'b01 or 2'b10. If set, the synth locked in the number of clock cycles set by the Lock Detect Count bits (0x24A[D3:D2]). SPI Register 0x248—Must be 0x0B SPI Register 0x249—VCO Cal D7—Set to 1 [D6:D4]—Must be 3'b000 [D3:D2]—VCO Cal Count[1:0] These bits set the VCO frequency calibration counter length. 00 = 128, 01 = 256, 10 = 512, 11 = 1024. [D1:D0]—Must be 2'b10 ## SPI Register 0x24A—Lock Detect Config [D3:D2]—Lock Detect Count[1:0] If the RF PLL locks within the specified time, the Rx PLL Lock bit (0x247[D1]) goes high. The time is measured in reference clock cycles per Table 68. **Table 68. Lock Detect Count** | Lock Detect Count[1:0] | Reference Clock Cycles | |------------------------|------------------------| | 0 0 | 256 | | 0 1 | 512 | | 1 0 | 1024 | | _ 11 | 2048 | ## [D1:D0]—Lock Detect Mode[1:0] These bits set the lock detect mode of operation per Table 69. #### Table 69. RFPLL Lock Detect Mode | Lock Detect<br>Mode[1:0] | RFPLL Lock Detect Mode | |--------------------------|---------------------------------------------| | 00 | Disable lock detect | | 0 1 | Run lock detect once, when RFPLL is enabled | | 10 | Run lock detect continuously | | 1 1 | Do not use | SPI Register 0x24B—Must be 0x17 SPI Register 0x24C—Must be 0 SPI Register 0x24D—Must be 0 SPI Register 0x250—Must be 0x70 SPI Register 0x251—VCO Varactor Control 1 These bits set the number of varactors connected to the VCO varactor reference voltage. There are four ports. See Table 70 for example valid settings. It is never valid to set the same bit in both words (0x239[D3:D0] and 0x251[D3:D0]). **Table 70. VCO Varactor Connections** | 0x239[D3:D0] | 0x251[D3:D0] | |--------------|--------------| | 0000 | 0000 | | 0001 | 0000 | | 0010 | 0001 | #### Rx FAST LOCK REGISTERS (ADDRESS 0x25A THROUGH ADDRESS 0x25F) Table 71. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------------------------------|------------------------------------------------------|-------------------------------------|----|------|-------------------------------|---------------------------------|---------------------------------------|-----------------------------|---------|-----| | 0x25A | Rx Fast Lock<br>Setup | | Fast Lorofile[2: | | Open | Rx Fast<br>Lock Load<br>Synth | Rx Fast<br>Lock<br>Profile Init | Rx Fast Lock<br>Profile Pin<br>Select | Rx Fast Lock<br>Mode Enable | 0x00 | R/W | | 0x25B | Rx Fast Lock<br>Setup Init<br>Delay | | Rx Fast Lock Init Delay[7:0] | | | | | | | 0x00 | R/W | | 0x25C | Rx Fast Lock<br>Program<br>Address | | Rx Fast Lock Program Address[7:0] | | | | | | | | | | 0x25D | Rx Fast Lock<br>Program Data | | Rx Fast Lock Program Data[7:0] | | | | | | | | R/W | | 0x25E | Rx Fast Lock<br>Program<br>Read | | Rx Fast Lock Program Read Data[7:0] | | | | | | | 0x | R | | 0x25F | Rx Fast Lock<br>Program<br>Control | Open Rx Fast Lock Program Write Program Clock Enable | | | | | | 0x00 | R/W | | | #### SPI Register 0x25A—Rx Fast Lock Setup #### [D7:D5]—Rx Fast Lock Profile[2:0] Ignored if Bit D1 is set. These bits select the profile number (0 to 7) when creating or using a profile. ### D3—Rx Fast Lock Load Synth Setting this bit forces a VCO calibration. After calibration completes, the AD9364 saves the resulting calibration words and then this bit self-clears. This is only valid when D0 and D2 are set. If the VCO tune and VCO ALC words entries are written manually into the profile along with the other parameters, then it is not necessary to set this bit and run a VCO calibration. #### D2—Rx Fast Lock Profile Init Set this bit when creating a profile. This bit set allows the calibrated VCO values to be saved to a specific profile. To create more than one profile, this bit must be set low and then high again. Only valid when Bit D0 is set. Clear this bit to use saved profiles (after all fast lock programming completes). #### D1-Rx Fast Lock Profile Pin Select With this bit set, the CTRL\_IN0 through CTRL\_IN2 pins select the Rx fast lock profile. With this bit clear, [D7:D5] select the fast lock profile. Only valid when D0 is set. ### D0-Rx Fast Lock Mode Enable Set this bit when creating or using profiles. #### SPI Register 0x25B—Rx Fast Lock Setup Init Delay These bits set the time that the charge pump current, R1, R3, and C3 of the loop filter remain at their initial values before changing to final values during fast lock. Delay is 250 ns/LSB, range of 0 ns to $63.75 \mu s$ . All profiles share this delay setting. #### SPI Register 0x25C—Rx Fast Lock Program Address These bits set the profile calibration word. To write all setup words for a particular profile into the table, hold the upper nibble constant and write the lower nibble 13 or 15 times (x0 to xD or xF), changing the data written to Register 0x25D[D3:D0] for each write operation. ## SPI Register 0x25D—Rx Fast Lock Program Data This word is the data written to the internal address specified in Register 0x25C when creating a profile. #### SPI Register 0x25E—Rx Fast Lock Program Read Data Read Register 0x25E to see the programmed word at Address 0x25C. # SPI Register 0x25F—Rx Fast Lock Program Control D1—Rx Fast Lock Program Write Set this self-clearing bit any time a write operation to the fast lock table is performed. Also, set D0. #### D0—Rx Fast Lock Program Clock Enable Set to 1 to read data from or write data to a profile. ## **Rx LO GENERATION REGISTER (ADDRESS 0x261)** #### Table 72. | Register Address | Register Address Name | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|-----------------------|----|----|---------|-----------|----|----|----|----|---------|-----| | 0x261 | Rx LO Gen Power Mode | Ор | en | Power N | lode[1:0] | | Op | en | | 0x00 | R/W | ## SPI Register 0x261—Rx LO Gen Power Mode The ad9361\_txrx\_synth\_cp\_calib function configures this register. Write Register 0x261 to Register 0x00 when using the internal VCO and write it to Register 0x30 when using an external LO. ## Tx SYNTHESIZER REGISTERS (ADDRESS 0x270 THROUGH ADDRESS 0x291) Table 73. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------------|-----------------------------|--------------------------------|------------------------------------|-----------------------------|---------------|------------------|------------------|--------------------|---------|-----| | 0x270 | Disable VCO<br>Cal | | Must | t be 0x05 | 1 | | Must be 3'b0 | 010 | Disable<br>VCO Cal | 0x54 | R/W | | 0x271 | Integer Byte 0 | | | S | ynthesizer Int | eger Word[7: | 0] | | • | 0x00 | R/W | | 0x272 | Integer Byte 1 | SDM<br>Bypass | SDM<br>Power<br>Down | | Open | | Synthe | esizer Integer V | /ord[10:8] | 0x00 | R/W | | 0x273 | Fractional<br>Byte 0 | | • | Sy | nthesizer Frac | tional Word[7 | 7:0] | | | 0x00 | R/W | | 0x274 | Fractional<br>Byte 1 | | | Synthesizer Fractional Word[15:8] | | | | | | | R/W | | 0x275 | Fractional<br>Byte 2 | Open | | Synthesizer Fractional Word[22:16] | | | | | | | R/W | | 0x276 | Force ALC | Force ALC<br>Enable | | | Force ALC Word[6:0] | | | | | | | | 0x277 | Force VCO<br>Tune 0 | | | | Force VCO Tune[7:0] | | | | | | | | 0x278 | Force VCO<br>Tune 1 | | | Must be 0 Force VCO Tune Enable | | | | | | 0x00 | R/W | | 0x279 | ALC/Varactor | | Init ALC | C Value[3:0] | | | VCO Va | aractor[3:0] | | 0x82 | R/W | | 0x27A | VCO Output | Open | PORb<br>VCO<br>Logic | Open VCO Output Level[3:0] | | | | | | 0x0A | R/W | | 0x27B | CP Current | Set to 1 | Vtune<br>Out | Charge Pump Current[5:0] | | | | | | 0x00 | R/W | | 0x27C | CP Offset | Synth Re-<br>Cal | Open | Charge Pump Offset[5:0] | | | | | | 0x00 | R/W | | 0x27D | CP Config | Must be 0 | Dither<br>Mode | Open | Cp Offset<br>Off | F Cp Cal | Cp Cal<br>Enable | Must b | e 2'b00 | 0x80 | R/W | | 0x27E | Loop Filter 1 | | Loop Fi | ilter C2[3:0] | | | Loop Fi | | 0x00 | R/W | | | 0x27F | Loop Filter 2 | | Loop F | ilter R1[3:0] | | | Loop Fi | | 0x00 | R/W | | | 0x280 | Loop Filter 3 | Loop<br>Filter<br>Bypass R3 | Loop<br>Filter<br>Bypass<br>R1 | Loop Filter<br>Bypass C2 | Loop<br>Filter<br>Bypass C1 | | Loop F | ilter R3[3:0] | | 0x00 | R/W | | 0x281 | Dither/CP Cal | 1 | Number SDN | M Dither Bits[3: | 0] | | Forced CP | Cal Word[3:0] | | 0x00 | R/W | | 0x282 | VCO Bias 1 | Open | Mu | st be 0 | VCO Bia | s Tcf[1:0] | | VCO Bias Ref[2 | 2:0] | 0x04 | R/W | | 0x283 | Must be 0x0D | | • | | Must b | e 0x0D | • | | | 0x0D | R/W | | 0x284 | Cal Status | CP Cal<br>Valid | Open | CP Cal<br>Done | VCO Cal<br>Busy | | CP Cal | Word[3:0] | | 0x | R | | 0x285 | Must be 0x00 | | | | Must b | e 0x00 | | | | 0x00 | R/W | | 0x286 | Set to 0x02 | | | | Set to | to 0x02 | | | | 0x00 | R/W | | 0x287 | CP Over<br>Range/VCO<br>Lock | CP Ovrg<br>High | CP Ovrg<br>Low | Open Tx PLL Open Lock | | | | | 0x | R | | | 0x288 | Set to 0x0B | | | | Set to | 0x0B | | | | 0x07 | R/W | | 0x289 | VCO Cal | Set to 1 | | Must be 3'b00 | 00 | VCO Cal ( | Count[1:0] | Must b | e 2'b10 | 0x02 | R/W | | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | | |---------------------|---------------------------|----|----------------------------------|------|-----|-----------|---------------------|---------|----------------|---------|-----|--| | 0x28A | Lock Detect<br>Config | | | Open | | | CDetect<br>unt[1:0] | Lock De | tect Mode[1:0] | 0x02 | R/W | | | 0x28B | Must be 0x17 | | | | Mus | t be 0x17 | | | | 0x40 | R/W | | | 0x28C | Must be 0x00 | | Must be 0x00 | | | | | | | | | | | 0x28D | Must be 0x00 | | Must be 0x00 | | | | | | | | | | | 0x28E | Open | | Open | | | | | | | | | | | 0x28F | Open | | | | ( | Open | | | | 0x00 | R/W | | | 0x290 | Set to 0x70 | | Set to 0x70 | | | | | | | | R/W | | | 0x291 | VCO Varactor<br>Control 1 | | Open VCO Varactor Reference[3:0] | | | | | | 0x08 | R/W | | | The ad9361\_txrx\_synth\_cp\_calib function sets up all registers in this section. See the RF BBPLL Synthesizer section of the AD9364 Reference Manual for more details. Tx registers are identical to the Rx registers in Address 0x230 through Address 0x251. See those registers for definitions. The description in Register 0x231 refers to the reference divider if an external clock is used. For Tx frequency words in Address 0x271 through Address 0x275, the reference divider is in 0x2AC[D3:D2]. ## DCXO REGISTERS (ADDRESS 0x292 THROUGH ADDRESS 0x294) Table 74. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|---------------------|----|----------------------|----|----|----|------|------|----|---------|-----| | 0x292 | DCXO Coarse<br>Tune | 0 | pen | | | | 0x00 | R/W | | | | | 0x293 | DCXO Fine<br>Tune2 | | DCXO Tune Fine[12:5] | | | | | | | | R/W | | 0x294 | DCXO Fine<br>Tune1 | | DCXO Tune Fin | | | | | Open | | 0x00 | R/W | #### SPI Register 0x292 Through SPI Register 0x294—DCXO Coarse Tune and DCXO Fine Tune The ad9361\_set\_dcxo\_tune function configures these registers. Valid when the DCXO is used and the XO Bypass bit (0x009[D4]) is cleared. These words adjust the coarse and fine correction to the DCXO reference clock frequency. ## Tx SYNTH FAST LOCK REGISTERS (ADDRESS 0x29A THROUGH ADDRESS 0x29F) Table 75. | Register<br>Address | Name | D7 | | | Default | R/W | | | | | | | |---------------------|----------------------------------|----|-------------------------------------|--|---------|----------------------------|------------------------------|------------------------------------|-----------------------------------------|------|-----|--| | 0x29A | Tx Fast Lock<br>Setup | 1 | Fast Loc<br>ofile[2:0 | | Open | Tx Fast Lock<br>Load Synth | Tx Fast Lock<br>Profile Init | Tx Fast Lock<br>Profile Pin Select | Tx Fast Lock<br>Mode Enable | 0x00 | R/W | | | 0x29B | Tx Fast Lock<br>Setup Init Delay | | Tx Fast Lock Init Delay[7:0] | | | | | | | | R/W | | | 0x29C | Tx Fast Lock<br>Program Addr | | Tx Fast Lock Program Address[7:0] | | | | | | | | | | | 0x29D | Tx Fast Lock<br>Program Data | | Tx Fast Lock Program Data[7:0] | | | | | | | | | | | 0x29E | Tx Fast Lock<br>Program Read | | Tx Fast Lock Program Read Data[7:0] | | | | | | | 0x | R | | | 0x29F | Tx Fast Lock<br>Program Ctrl | | | | | | | Tx Fast Lock<br>Program Write | Tx Fast Lock<br>Program Clock<br>Enable | 0x00 | R/W | | These registers are identical to the Rx Fast Lock registers (Address 0x25A through Address 0x25F) but apply to the Tx profiles. See the RX Fast Lock Registers (Address 0X25A Through Address 0X25F) section. ## Tx LO GENERATION REGISTER (ADDRESS 0x2A1) #### Table 76. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|----------------------|-----------------|----|----|----|-----|------|-----|----|---------|-----| | 0x2A1 | Tx LO Gen Power Mode | Power Mode[3:0] | | | | Ope | 0x00 | R/W | | | | The ad9361\_txrx\_synth\_cp\_calib function configures this register. Write 0x261 to 0x00 when using the internal VCO and write it to 0xF0 when using an external LO. ## MASTER BIAS AND BAND GAP CONFIGURATION REGISTERS (ADDRESS 0x2A6 AND ADDRESS 0x2A8) #### Table 77. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|-------------|-------------|-------------|----|----|----|----|----|----|---------|-----| | 0x2A6 | Set to 0x0E | | Set to 0x0E | | | | | | | | | | 0x2A8 | Set to 0x0E | Set to 0x0E | | | | | | | | | R/W | The ad9361\_init function configures these registers correctly. These registers set up the master bias and band gap reference in the AD9364. Configure these before enabling the clocks in Register 0x009. ## REFERENCE DIVIDER REGISTERS (ADDRESS 0x2AB AND ADDRESS 0x2AC) Table 78. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|------------------------|----------------------|----------------------|----|------------------|----|----------|------|----------------------|---------|-----| | 0x2AB | Ref Divide<br>Config 1 | | Open | | | | | 011 | Rx Ref<br>Divider[1] | 0x04 | R/W | | 0x2AC | Ref Divide<br>Config 2 | Rx Ref<br>Divider[0] | Set to 3'b111 Tx Ref | | Divider[1:0] Set | | to 2'b11 | 0x00 | R/W | | | The ad9361\_init function configures these registers. ## SPI Register 0x2AB—Ref Divide Config 1 [D2:D1]—Set to 2'b11 D0-Rx Ref Divider[1] This is the most significant bit of the Rx path divider control bits, mapped per Table 79. The LSB is in 0x2AC[D7]. Table 79. Rx Ref Divider Ratio | Rx Ref Divider[1:0] | Divider Ratio | |---------------------|---------------| | 00 | 1 | | 01 | 1/2 | | 10 | 1/4 | | 11 | 2 | ## SPI Register 0x2AC—Ref Divider Config 2 D7—Rx Ref Divider[0] See 0x2AB[D0]. [D6:D4]—Set to 3'b111 [D3:D2]—Tx Ref Divider[1:0] These bits control the Tx path divider, per Table 79. [D2:D1]—Set to 2'b11 ## Rx GAIN READ BACK REGISTERS (ADDRESS 0x2B0 THROUGH ADDRESS 0x2B8) Table 80. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|----------------------|------------------------------------------|-----------------------------|--------------|-----------------|-----------------|-----------------|-----------------|---------|---------|-----| | 0x2B0 | Gain | Open Full Table Gain Index/LMT Gain[6:0] | | | | | | | I | 0x | R | | 0x2B1 | LPF Gain | | Open LPF Gain[4:0] | | | | | | | 0x | R | | 0x2B2 | Dig Gain | | Open Digital Gain[4:0] | | | | | | | 0x | R | | 0x2B3 | Fast Attack<br>State | | Open Fast Attack State[2:0] | | | | | | | 0x | R | | 0x2B4 | Slow Loop State | | Open Slow Loop State [2:0] | | | | | | | 0x | R | | 0x2B5 | Open | | Open | | | | | | | 0x | R | | 0x2B6 | Open | | Open | | | | | | | | R | | 0x2B7 | Open | | Open | | | | | | | 0x | R | | 0x2B8 | Ovrg Sigs | Open | Gain<br>Lock | Low<br>Power | Large<br>LMT OL | Small<br>LMT OL | Large<br>ADC OL | Small<br>ADC OL | Dig Sat | 0x | R | ### SPI Register 0x2B0—Gain Register 0x2B0 holds the gain index when the AD9364 is in the Rx or FDD states and is valid in all gain control modes. In full table mode, Register 0x2B0 holds the full table index. For split table mode, Register 0x2B0 holds the LMT index. ## SPI Register 0x2B1—LPF Gain LPF gain for split gain table mode. ## SPI Register 0x2B2—Dig Gain Digital gain for split gain table mode. ## SPI Register 0x2B3—Fast Attack State [D2:D0]—Fast Attack State[2:0] The state of the Rx2 Fast AGC state machine per Table 81. **Table 81. Fast Attack AGC States** | Fast Attack<br>State Rx2[2:0] | State Name | Description | |-------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reset Peak Detectors | The state machine initializes to this state at the start of RxON. The AD9364 holds all power and peak detectors in reset. | | 1 | Peak Detect | In State 1, the AD9364 detects peak overloads and reduces gain until the overloads cease. | | 2 | Power Measurement | The state machine waits for settling delay, measures power, and then adjusts gain to match the signal level to the AGC Lock Level. | | 3 | Final Settling | If large peak overloads occur, the AD9364 decreases gain and moves to final over range state, else it moves to State 5. | | 4 | Final Over Range | The state machine resets the peak detectors and for the peak wait duration. On expiration of this counter, the state machine transitions to State 3. | | 5 | Gain Lock | The state machine remains in this state until unlocked. | ## SPI Register 0x2B4—Slow Loop State [D6:D4]—Slow Loop State Rx2[1:0] [D2:D1]—Slow Loop State[1:0] The state of the slow AGC per Table 82. #### **Table 82. Slow Attack AGC States** | Slow Attack<br>State[1:0] | State Name | Description | |---------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reset | The state machine initializes to this state at the start of RxON. The gain update counter and related functionality resets to 0. | | 1 | Slow Measurement | Power measurement of the signal occur. A counter increments until it reaches the gain update count, at which time the state machine moves to the gain change state. | | 2 | Gain Change | Based on the results of the previous slow measurement state, the gain changes accordingly. | | 3 | Clear Peak Detectors | The peak detector thresholds clear and the state machine stays in this state until the settling delay expires. This allows the Rx signal to settle before the AD9364 makes the next power measurement. | ## SPI Register 0x2B8—Ovrg Sigs #### D6—Gain Lock This bit set indicates that the fast AGC has locked the gain. #### D5-Low Power This bit high indicates that the average signal power has dropped below the low power threshold. ## D4-Large LMT OL This bit set indicates that a large LMT overload occurred in. #### D3—Small LMT OL This bit set indicates that a small LMT overload occurred in. ## D2-Large ADC OL This bit set indicates that a large ADC overload occurred in. #### D1-Small ADC OL This bit set indicates that a small ADC overload occurred in. #### D0-Digital Sat This bit set indicates that the signal saturated between HB1 RFIR in. ## **CONTROL REGISTER (REGISTER 0x3DF)** #### Table 83. | Register Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |------------------|---------|------|----|----|----|----|----------|------|-----|---------|-----| | 0x3DF | Control | Open | | | | | Set to 1 | 0x00 | R/W | | | The ad9361\_init function sets up this register. #### DIGITAL TEST REGISTERS (ADDRESS 0x3F4 THROUGH ADDRESS 0x3F6) #### Table 84. | Register<br>Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Default | R/W | |---------------------|--------------------------------------|-------------------------------------|------------|-----------|------------------------|--------------|------------------------|---------------|----------------------------------|---------|-----| | 0x3F4 | BIST Config | Tone Frequer | ncy[1:0] | Tone Leve | el[1:0] | BIST Control | Point [1:0] | Tone/<br>PRBS | BIST<br>Enable | 0x00 | R/W | | 0x3F5 | BIST Config2 | Data Port<br>SP, HD Loop<br>Test OE | Rx<br>Mask | Channel | Must be 4'b0000 | | | | Data Port<br>Loop Test<br>Enable | 0x00 | R/W | | 0x3F6 | BIST and<br>Data Port<br>Test Config | Must be 2' | b00 | Open | Open BIST Ma<br>Q data | | BIST<br>Mask I<br>data | Must be 2'b00 | | 0x00 | R/W | See Engineer Zone for a FAQ describing the BIST functions in more detail. #### SPI Register 0x3F4—BIST Config—Test Register #### [D7:D6]—Tone Frequency[1:0] Sets the BIST frequency according to Equation 26. BIST Tone Frequency = $$\frac{Clk \times (Tone\ Frequency[1:0]+1)}{32}$$ 26 where the Tone Frequency units are the same as for Clk. Clk is the clock rate shown in Table 86. #### [D5:D4]—Tone Level[1:0] Sets the gain of the tone signal per Table 85. FS represents a full scale digital output. **Table 85. BIST Tone Level** | Tone Level[1:0] | Amplitude | |-----------------|-----------| | 00 | ±FS | | 01 | ±FS/2 | | 10 | ±FS/4 | | 11 | ±FS/8 | ## [D3:D2]—BIST Control Point[1:0] These bits control where the BIST signal is injected per Table 86. #### **Table 86. BIST Control Point** | Control<br>Point[1:0] | Injection Point | Clk used for BIST<br>Tone Frequency | Comments | |-----------------------|-----------------------------------|-------------------------------------|----------| | 00 | Input of Tx (output of data port) | Tx sample rate | Tx only | | 01 | | Not used | • | | 10 | Input of data port | Rx sample rate | rx only | | 11 | Not used | N/A | N/A | #### D1—Tone/PRBS When this bit is clear, the BIST outputs a PRBS signal. When set, the BIST outputs a tone. #### D0-BIST Enable Set this bit to enable the BIST generator. ## SPI Register 0x3F5—BIST Config2 ## D7—Data Port SP, HD Loop Test OE See D0. Setting D7 enables the Rx I/O port even in half duplex mode when looping Tx data back to the Rx I/O port. #### D6—Rx Mask Set this bit to mask the analog signals from propagating to the digital blocks. #### D5—Channel When this bit is clear, observe Channel 1. When the bit is set, observe Channel 2. #### [D4:D1]—Must be 4'b0000 ## D0—Data Port Loop Test Enable When set, this bit loops Tx I/O data back onto the Rx I/O port. If in half duplex mode, also set D7. ## SPI Register 0x3F6—BIST and Data Port Test Config— Test Register [D7:D6]—Must be 2'b00 [D3:D2]—BIST Mask Bits Setting one of these 2 bits zeros out the data in question. [D1:D0]—Must be 2'b00 UG-672 # NOTES **UG-672** **AD9364 Register Map Reference Manual** ## **NOTES** #### **Legal Terms and Conditions** Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. Information contained within this document is subject to change without notice. Software or hardware provided by Analog Devices may not be disassembled, decompiled or reverse engineered. Analog Devices' standard terms and conditions for products purchased from Analog Devices can be found at: <a href="http://www.analog.com/en/content/analog\_devices\_terms\_and\_conditions/fca.html">http://www.analog.com/en/content/analog\_devices\_terms\_and\_conditions/fca.html</a>. ©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG12141-0-2/14(0) www.analog.com